HD6417144 RENESAS [Renesas Technology Corp], HD6417144 Datasheet - Page 472

no-image

HD6417144

Manufacturer Part Number
HD6417144
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family/SH7144 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417144F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417144FW50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
13. Serial Communication Interface (SCI)
13.4.2
In asynchronous mode, the SCI operates on a basic clock with a frequency of 16 times the bit rate.
In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs
internal synchronization. Receive data is latched internally at the rising edge of the 8th pulse of the
basic clock as shown in figure 13.3. Thus the reception margin in asynchronous mode is given by
formula (1) below.
Where M: Reception margin (%)
Assuming values of F = 0 and D = 0.5 in formula (1), a reception margin is given by formula
below.
However, this is only the computed value, and a margin of 20% to 30% should be allowed in
system design.
Rev.4.00 Mar. 27, 2008 Page 428 of 882
REJ09B0108-0400
Internal basic
clock
Receive data
(RxD)
Synchronization
sampling timing
Data sampling
timing
M =
N: Ratio of bit rate to clock (N = 16)
D: Clock duty (D = 0 to 1.0)
L: Frame length (L = 9 to 12)
F: Absolute value of clock rate deviation
M = {0.5 – 1/(2 × 16)} × 100 [%] = 46.875%
Receive Data Sampling Timing and Reception Margin in Asynchronous Mode
Figure 13.3 Receive Data Sampling Timing in Asynchronous Mode
0.5 –
2N
1
0
8 clocks
(D – 0.5)
Start bit
N
16 clocks
7
– (L – 0.5) F
× 100%
15 0
............................ Formula (1)
D0
7
15 0
D1

Related parts for HD6417144