MC68HC908JG16FA MOTOROLA [Motorola, Inc], MC68HC908JG16FA Datasheet - Page 114

no-image

MC68HC908JG16FA

Manufacturer Part Number
MC68HC908JG16FA
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
System Integration Module (SIM)
8.7 Low-Power Modes
8.7.1 Wait Mode
Technical Data
114
Executing the WAIT or STOP instruction puts the MCU in a low-power-
consumption mode for standby situations. The SIM holds the CPU in a
non-clocked state. The operation of each of these modes is described
here. Both STOP and WAIT clear the interrupt mask (I) in the condition
code register, allowing interrupts to occur.
In wait mode, the CPU clocks are inactive while the peripheral clocks
continue to run.
A module that is active during wait mode can wake up the CPU with an
interrupt if the interrupt is enabled. Stacking for the interrupt begins one
cycle after the WAIT instruction during which the interrupt occurred. In
wait mode, the CPU clocks are inactive. Refer to the wait mode
subsection of each module to see if the module is active or inactive in
wait mode. Some modules can be programmed to be active in wait
mode.
Wait mode can also be exited by a reset or break. A break interrupt
during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM
break status register (SBSR). If the COP disable bit, COPD, in the
configuration register (CONFIG) is logic 0, then the computer operating
properly module (COP) is enabled and remains active in wait mode.
Figure 8-16
Freescale Semiconductor, Inc.
For More Information On This Product,
R/W
IAB
IDB
NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction
System Integration Module (SIM)
Go to: www.freescale.com
and
WAIT ADDR
Figure 8-15. Wait Mode Entry Timing
Figure 8-15
Figure 8-17
PREVIOUS DATA
WAIT ADDR + 1
shows the timing for wait mode entry.
show the timing for WAIT recovery.
NEXT OPCODE
SAME
MC68HC908JG16
SAME
SAME
MOTOROLA
SAME
Rev. 1.0

Related parts for MC68HC908JG16FA