LPC1114FHN33/203,5 NXP Semiconductors, LPC1114FHN33/203,5 Datasheet - Page 332

no-image

LPC1114FHN33/203,5

Manufacturer Part Number
LPC1114FHN33/203,5
Description
ARM Microcontrollers - MCU Cortex-M0 32 kB Fl 8 kB SRAM
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC1114FHN33/203,5

Rohs
yes
Core
ARM Cortex M0
Processor Series
LPC1114
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
32 KB
Data Ram Size
8 KB
On-chip Adc
Yes
Operating Supply Voltage
1.8 V to 3.6 V
Operating Temperature Range
- 65 C to + 150 C
Package / Case
HVQFN-33
Mounting Style
SMD/SMT
Factory Pack Quantity
260
NXP Semiconductors
Table 288. Capture Control Register (TMR16B0CCR - address 0x4000 C028 and TMR16B1CCR - address
UM10398
User manual
Bit
0
1
2
31:3
Symbol
CAP0RE
CAP0FE
CAP0I
-
0x4001 0028) bit description
18.7.8 Capture Control Register (TMR16B0CCR and TMR16B1CCR)
18.7.9 Capture Register (CT16B0CR0 - address 0x4000 C02C and
Value Description
1
0
1
0
1
0
-
Table 287: Match registers (TMR16B0MR0 to 3, addresses 0x4000 C018 to 24 and
The Capture Control Register is used to control whether the Capture Register is loaded
with the value in the Counter/timer when the capture event occurs, and whether an
interrupt is generated by the capture event. Setting both the rising and falling bits at the
same time is a valid configuration, resulting in a capture event for both edges. In the
description below, n represents the Timer number, 0 or 1.
CT16B1CR0 - address 0x4001 002C)
Each Capture register is associated with a device pin and may be loaded with the
counter/timer value when a specified event occurs on that pin. The settings in the Capture
Control Register register determine whether the capture function is enabled, and whether
a capture event happens on the rising edge of the associated pin, the falling edge, or on
both edges.
Table 289: Capture registers (TMR16B0CR0, address 0x4000 C02C and TMR16B1CR0,
Bit
15:0
31:16
Bit
15:0
31:16
Capture on CT16Bn_CAP0 rising edge: a sequence of 0 then 1 on CT16Bn_CAP0 will
cause CR0 to be loaded with the contents of TC.
Enabled
Disabled
Capture on CT16Bn_CAP0 falling edge: a sequence of 1 then 0 on CT16Bn_CAP0 will
cause CR0 to be loaded with the contents of TC.
Enabled
Disabled
Interrupt on CT16Bn_CAP0 event: a CR0 load due to a CT16Bn_CAP0 event will
generate an interrupt.
Enabled
Disabled
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
Symbol
Symbol
MATCH
-
CAP
-
TMR16B1MR0 to 3, addresses 0x4001 0018 to 24) bit description
address 0x4001 002C) bit description
Chapter 18: LPC1100/LPC1100C/LPC1100L series: 16-bit counter/timer
All information provided in this document is subject to legal disclaimers.
Rev. 12 — 24 September 2012
Description
Timer counter match value.
Reserved.
Description
Timer counter capture value.
Reserved.
UM10398
© NXP B.V. 2012. All rights reserved.
332 of 538
Reset
value
0
0
0
NA
Reset
value
0
-
Reset
value
0
-

Related parts for LPC1114FHN33/203,5