Z8F16800144ZCOG Zilog, Z8F16800144ZCOG Datasheet - Page 212

KIT DEV FOR Z8F642 MCU 44 PIN

Z8F16800144ZCOG

Manufacturer Part Number
Z8F16800144ZCOG
Description
KIT DEV FOR Z8F642 MCU 44 PIN
Manufacturer
Zilog
Series
Z8 Encore!®r
Type
MCUr
Datasheets

Specifications of Z8F16800144ZCOG

Contents
Hardware, Software and Documentation
For Use With/related Products
Z8F642
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4678
PS025011-1010
Note:
SCK (SSMD = 00,
ESPI Interrupt
MOSI, MISO
Data Register
Shift Register
CLKPOL = 0,
PHASE = 0,
SSPO = 0)
RDRNE
transmitted, the hardware will automatically deassert the SSV and TEOF bits. The second
method is for software to directly clear the SSV bit after the transaction completes. If
software clears the SSV bit directly it is not necessary for software to also set the TEOF bit
on the last transmit byte. After writing the last transmit byte, the end of the transaction can
be detected by waiting for the last RDRNE interrupt or monitoring the TFST bit in the
ESPI Status register.
The transmit underrun and receive overrun errors will not occur in an SPI mode Master. 
If the RDRNE and TDRE requests have not been serviced before the current byte transfer
completes, SCLK will be paused until the data register is read and written. The transmit
underrun and receive overrun errors will occur in a Slave if the Slave’s software does not
keep up with the Master data rate. In this case the shift register in the Slave will be loaded
with all 1s.
In the SPI mode, the SCK is active only for the data transfer with one SCK period per bit
transferred. If the SPI bus has multiple Slaves, the Slave Select lines to all or all but one of
the Slaves must be controlled independently by software using GPIO pins.
displays multiple character transfer in SPI mode.
When character n is transferred via the shift register, software responds to the receive
request for character n-1 and the transmit request for character n+1.
TDRE
Tx/Rx n-1
Tx n
Bit0
Figure 36. SPI Mode (SSMD = 00)
Rx n-1
Bit7
P R E L I M I N A R Y
Bit6
empty
Tx/Rx n
Tx n+1
Bit1
Z8 Encore! XP
Enhanced Serial Peripheral Interface
Bit0
Product Specification
Rx n
Bit7
Tx/Rx n+1
®
F1680 Series
Figure 36
Bit 6
empty
198

Related parts for Z8F16800144ZCOG