R0K572011S000BE Renesas Electronics America, R0K572011S000BE Datasheet - Page 376

no-image

R0K572011S000BE

Manufacturer Part Number
R0K572011S000BE
Description
KIT STARTER FOR SH7201
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr

Specifications of R0K572011S000BE

Contents
CPU Board, LCD Display Module, E8 Emulator, Cable, QuickStart Guide and CD-ROM
For Use With/related Products
SH7201
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Section 11 Direct Memory Access Controller (DMAC)
Note:
11.5.2
The DMAC generates two types of interrupt request signal for the interrupt controller. One
consists of the interrupt request signals for the individual channels (DMINT_N) and the other is
the common interrupt request signal in which the interrupt request signals from all channels are
pooled to produce a common interrupt request signal (DMINTA_N).
Figure 11.4 is a block diagram showing how the per-channel and common interrupt requests are
generated.
When a DMA transfer ends and the DMA interrupt control bit (DINTM) for the corresponding
channel in the DMA interrupt control register (DMICNT) is set to "1", interrupt requests for the
corresponding channel are generated.
Only those channels for which the DMA common interrupt request signal control bit (DINTA) in
the DMA common interrupt control register (DMICNTA) is set to "1" contribute to the output of
common interrupt request.
Once generated, an interrupt request is cleared to "0" by writing a "1" to the corresponding DMA
transfer end condition detection bit (DEDET).
Page 348 of 1190
If the DMA byte count reload function enable bit (BRLOD) in the DMA control register A
(DMCNTAn) is set to "1", the DMA current byte count register (DMCBCTn) is reloaded with
the value in the DMA reload byte count register (DMRBCTn).
If reloading is not to be executed, set ECLR = "1" to ensure that the DEN bit is cleared.
DMA Interrupt Requests
R01UH0026EJ0300 Rev. 3.00
SH7201 Group
Sep 24, 2010

Related parts for R0K572011S000BE