SC1200UFH-266 AMD (ADVANCED MICRO DEVICES), SC1200UFH-266 Datasheet - Page 112

no-image

SC1200UFH-266

Manufacturer Part Number
SC1200UFH-266
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of SC1200UFH-266

Operating Temperature (min)
0C
Operating Temperature (max)
85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC1200UFH-266
Quantity:
12 388
Part Number:
SC1200UFH-266
Manufacturer:
AMD
Quantity:
748
Part Number:
SC1200UFH-266
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
SC1200UFH-266BF
Manufacturer:
TDK
Quantity:
120
Part Number:
SC1200UFH-266F
Manufacturer:
CONEXANT
Quantity:
230
Part Number:
SC1200UFH-266F 33
Manufacturer:
RENESAS
Quantity:
2 342
112
Index 03h
Index 04h
Index 05h
Index 06h
Index 07h
Index 08h
Width: Byte
Index 09h
Index 0Ah
This register controls test selection, among other functions. This register cannot be written before reading bit 7 of CRD.
Index 0Bh
Bit
7:0
7:0
7:0
7:0
7:0
7:0
7:0
6:4
3:0
7
7
6
5
4
3
Description
Minutes Alarm Data. Values can be 00 to 59 in BCD format, or 00 to 3B in binary format.
When bits 7 and 6 are both set to 1, unconditional match is selected. See Section 5.5.2.5 "Alarms" on page 107 for more
information about “unconditional” matches.
Hours Data. For 12-hour mode, values can be 01 to 12 (AM) and 81 to 92 (PM) in BCD format, or 01 to 0C (AM) and 81 to
8C (PM) in binary format. For 24-hour mode, values can be 0- to 23 in BCD format or 00 to 17 in binary format.
Hours Alarm Data. For 12-hour mode, values may be 01 to 12 (AM) and 81 to 92 (PM) in BCD format or 01 to 0C (AM) and
81 to 8C (PM) in Binary format. For 24-hour mode, values may be 0- to 23 in BCD format or 00 to 17 in Binary format.
When bits 7 and 6 are both set to one (“11”), unconditional match is selected.
Day Of Week Data. Values may be 01 to 07 in BCD format or 01 to 07 in binary format.
Date Of Month Data. Values may be 01 to 31 in BCD format or 01 to 1F in binary format.
Month Data. Values may be 01 to 12 in BCD format or 01 to 0C in binary format.
Year Data. Values may be 00 to 99 in BCD format or 00 to 63 in binary format.
Update in Progress. (RO) This bit is not affected by reset. This bit reads 0 when bit 7 of the CRB Register is 1.
0: Timing registers not updated within 244 μs.
1: Timing registers updated within 244 μs.
Divider Chain Control. These bits control the configuration of the divider chain for timing generation and register bank
selection. See Table 5-21 on page 114. They are cleared to 000 as long as bit 7 of CRD is 0.
Periodic Interrupt Rate Select. These bits select one of fifteen output taps from the clock divider chain to control the rate of
the periodic interrupt. See Table 5-22 on page 114 and Figure 5-7 on page 106. They are cleared to 000 as long as bit 7 of
CRD is 0.
Set Mode. This bit is reset at V
0: Timing updates occur normally.
1: User copy of time is “frozen”, allowing the time registers to be accessed whether or not an update occurs.
Periodic Interrupt. Bits [3:0] of the CRA Register determine the rate at which this interrupt is generated. It is cleared to 0 on
RTC reset (i.e., hardware or software reset) or when RTC is disable.
0: Disable.
1: Enable.
Alarm Interrupt. This interrupt is generated immediately after a time update in which the seconds, minutes, hours, date and
month time equal their respective alarm counterparts. It is cleared to 0 as long as bit 7 of the CRD Register is reads 0.
0: Disable.
1: Enable.
Update Ended Interrupt. This interrupt is generated when an update occurs. It is cleared to 0 on RTC reset (i.e., hardware
or software reset) or when the RTC is disable.
0: Disable.
1: Enable.
Reserved. This bit is defined as “Square Wave Enable” by the MC146818 and is not supported by the RTC. This bit is
always read as 0.
32579B
Table 5-20. RTC Registers (Continued)
PP
Minutes Alarm Register - MINA (R/W)
Date of Month Register - DOM (R/W)
RTC Control Register A - CRA (R/W)
RTC Control Register B - CRB (R/W)
Hours Alarm Register - HORA (R/W)
power-up reset only.
Day of Week Register - DOW (R/W)
Month Register - MON (R/W)
Hours Register - HOR (R/W)
Year Register - YER (R/W)
AMD Geode™ SC1200/SC1201 Processor Data Book
Reset Type: Bit Specific
Reset Type: Bit Specific
Reset Type: V
Reset Type: V
Reset Type: V
Reset Type: V
Reset Type: V
Reset Type: V
Reset Type: V
SuperI/O Module
PP
PP
PP
PP
PP
PP
PP
PUR
PUR
PUR
PUR
PUR
PUR
PUR

Related parts for SC1200UFH-266