SC1200UFH-266 AMD (ADVANCED MICRO DEVICES), SC1200UFH-266 Datasheet - Page 286

no-image

SC1200UFH-266

Manufacturer Part Number
SC1200UFH-266
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of SC1200UFH-266

Operating Temperature (min)
0C
Operating Temperature (max)
85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC1200UFH-266
Quantity:
12 388
Part Number:
SC1200UFH-266
Manufacturer:
AMD
Quantity:
748
Part Number:
SC1200UFH-266
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
SC1200UFH-266BF
Manufacturer:
TDK
Quantity:
120
Part Number:
SC1200UFH-266F
Manufacturer:
CONEXANT
Quantity:
230
Part Number:
SC1200UFH-266F 33
Manufacturer:
RENESAS
Quantity:
2 342
286
Offset 08h-0Bh
Offset 0Ch-0Fh
Note:
31:18
17:16
15:4
29:7
Bit
7:6
1:0
31
30
5
4
3
2
3
2
1
0
6
5
4
3
2
1
0
All bits are set by hardware and cleared by software.
Description
HostControllerFunctionalState. This field sets the HC state. The HC may force a state change from UsbSuspend to
UsbResume after detecting resume signaling from a downstream port. States are:
00: UsbReset
01: UsbResume
10: UsbOperational
11: UsbSuspend
BulkListEnable. When set, this bit enables processing of the Bulk list.
ControlListEnable. When set, this bit enables processing of the Control list.
IsochronousEnable. When clear, this bit disables the Isochronous List when the Periodic List is enabled (so Interrupt EDs
may be serviced). While processing the Periodic List, the HC will check this bit when it finds an isochronous ED.
PeriodicListEnable. When set, this bit enables processing of the Periodic (interrupt and isochronous) list. The HC checks
this bit prior to attempting any periodic transfers in a frame.
ControlBulkServiceRatio. Specifies the number of Control Endpoints serviced for every Bulk Endpoint. Encoding is N-1
where N is the number of Control Endpoints (i.e., 00: 1 Control Endpoint; 11: 3 Control Endpoints).
Reserved. Read/Write 0s.
ScheduleOverrunCount. This field increments every time the SchedulingOverrun bit in HcInterruptStatus is set. The
count wraps from 11 to 00.
Reserved. Read/Write 0s.
OwnershipChangeRequest. When set by software, this bit sets the OwnershipChange field in HcInterruptStatus. The bit
is cleared by software.
BulkListFilled. Set to indicate there is an active ED on the Bulk List. The bit may be set by either software or the HC and
cleared by the HC each time it begins processing the head of the Bulk List.
ControlListFilled. Set to indicate there is an active ED on the Control List. It may be set by either software or the HC and
cleared by the HC each time it begins processing the head of the Control List.
HostControllerReset. This bit is set to initiate a software reset. This bit is cleared by the HC upon completion of the reset
operation.
Reserved. Read/Write 0s.
OwnershipChange. This bit is set when the OwnershipChangeRequest bit of HcCommandStatus is set.
Reserved. Read/Write 0s.
RootHubStatusChange. This bit is set when the content of HcRhStatus or the content of any HcRhPortStatus register has
changed.
FrameNumberOverflow. Set when bit 15 of FrameNumber changes value.
UnrecoverableError (Read Only). This event is not implemented and is hard-coded to 0. Writes are ignored.
ResumeDetected. Set when HC detects resume signaling on a downstream port.
StartOfFrame. Set when the Frame Management block signals a Start of Frame event.
WritebackDoneHead. Set after the HC has written HcDoneHead to HccaDoneHead.
SchedulingOverrun. Set when the List Processor determines a Schedule Overrun has occurred.
Table 6-42. USB_BAR+Memory Offset: USB Controller Registers (Continued)
32579B
HcCommandStatus Register (R/W)
HcInterruptStatus Register (R/W)
Core Logic Module - USB Controller Registers - PCIUSB
AMD Geode™ SC1200/SC1201 Processor Data Book
Reset Value = 00000000h
Reset Value = 00000000h

Related parts for SC1200UFH-266