SC1200UFH-266 AMD (ADVANCED MICRO DEVICES), SC1200UFH-266 Datasheet - Page 176

no-image

SC1200UFH-266

Manufacturer Part Number
SC1200UFH-266
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of SC1200UFH-266

Operating Temperature (min)
0C
Operating Temperature (max)
85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC1200UFH-266
Quantity:
12 388
Part Number:
SC1200UFH-266
Manufacturer:
AMD
Quantity:
748
Part Number:
SC1200UFH-266
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
SC1200UFH-266BF
Manufacturer:
TDK
Quantity:
120
Part Number:
SC1200UFH-266F
Manufacturer:
CONEXANT
Quantity:
230
Part Number:
SC1200UFH-266F 33
Manufacturer:
RENESAS
Quantity:
2 342
6.3.2
The tables in this subsection summarize the registers of
the Core Logic module. Included in the tables are the regis-
ter’s reset values and page references where the bit for-
mats are found.
176
00h-01h
02h-03h
04h-05h
06h-07h
08h
09h-0Bh
0Ch
0Dh
0Eh
0Fh
10h-13h
14h-17h
18h-2Bh
2Ch-2Dh
2Eh-2Fh
30h-3Fh
40h
41h
42h
43h
44h
45h
46h
47h
48h-4Bh
4Ch-4Fh
50h
51h
52h
53h
54h-59h
5Ah
5Bh
5Ch
5Dh
5Eh-5Fh
60h-63h
64h-6Bh
F0 Index
Register Summary
Width
(Bits)
16
16
16
16
24
32
32
---
16
16
---
---
---
---
32
---
---
32
---
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
8
32579B
Table 6-14. F0: PCI Header/Bridge Configuration Registers for
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RO
RO
RO
RO
RO
RO
RO
RO
---
---
---
---
---
---
---
---
Name
Vendor Identification Register
Device Identification Register
PCI Command Register
PCI Status Register
Device Revision ID Register
PCI Class Code Register
PCI Cache Line Size Register
PCI Latency Timer Register
PCI Header Type Register
PCI BIST Register
Base Address Register 0 (F0BAR0) — Sets the base address for
the I/O mapped GPIO Runtime and Configuration Registers (sum-
marized in Table 6-15).
Base Address Register 1 (F0BAR1) — Sets the base address for
the I/O mapped LPC Configuration Registers (summarized in
Table 6-16)
Reserved
Subsystem Vendor ID
Subsystem ID
Reserved
PCI Function Control Register 1
PCI Function Control Register 2
Reserved
PIT Delayed Transactions Register
Reset Control Register
Reserved
PCI Functions Enable Register
Miscellaneous Enable Register
Reserved
Top of System Memory
PIT Control/ISA CLK Divider
ISA I/O Recovery Control Register
ROM/AT Logic Control Register
Alternate CPU Support Register
Reserved
Decode Control Register 1
Decode Control Register 2
PCI Interrupt Steering Register 1
PCI Interrupt Steering Register 2
Reserved
ACPI Control Register
Reserved
GPIO and LPC Support Summary
Note: Function 4 (F4) is for Video Processor support
(although accessed through the Core Logic PCI
configuration registers). Refer to Section 7.3 "Reg-
ister Descriptions" on page 333 for details.
AMD Geode™ SC1200/SC1201 Processor Data Book
Core Logic Module - Register Summary
FFFFFFFFh
00000001h
00000001h
00000000h
060100h
100Bh
100Bh
0500h
000Fh
0280h
0500h
Reset
Value
FEh
7Bh
00h
00h
00h
80h
00h
00h
00h
39h
00h
00h
02h
01h
00h
00h
00h
40h
98h
00h
00h
01h
20h
00h
00h
00h
00h
(Table 6-29)
Reference
Page 190
Page 190
Page 190
Page 191
Page 191
Page 191
Page 192
Page 192
Page 192
Page 192
Page 192
Page 192
Page 192
Page 192
Page 192
Page 192
Page 193
Page 193
Page 194
Page 194
Page 194
Page 195
Page 195
Page 195
Page 195
Page 196
Page 196
Page 196
Page 197
Page 197
Page 198
Page 198
Page 198
Page 199
Page 199
Page 199
Page 200
Page 200

Related parts for SC1200UFH-266