ST52F513G3M6 STMicroelectronics, ST52F513G3M6 Datasheet - Page 50

ST52F513G3M6

Manufacturer Part Number
ST52F513G3M6
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST52F513G3M6

Cpu Family
ST52
Device Core Size
8b
Frequency (max)
20MHz
Interface Type
I2C/SCI/SPI
Program Memory Type
Flash
Program Memory Size
8KB
Total Internal Ram Size
256Byte
# I/os (max)
22
Number Of Timers - General Purpose
2
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
28
Package Type
SO
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST52F513G3M6
Manufacturer:
ST
0
Part Number:
ST52F513G3M6
Manufacturer:
ST
Quantity:
20 000
Part Number:
ST52F513G3M6TR
Manufacturer:
ST
Quantity:
20 000
ST52510xx ST52513xx
6.5 Register Description
The following section describes the Register which
are used to configure the Clock, Reset and PLVD.
6.5.1 Configuration Register.
CPU Clock Prescaler (CPU_CLK)
Configuration Register 46 (02Eh) Read/Write
Reset Value: 0000 0000 (00h)
Bit 7-6: Not Used
Bit 5-0: CPUCK5-0 CPU Clock Prescaler bits
6.5.2 Option Bytes.
Clock Mode (OSC_CR)
Option Byte 0 (00h)
50/136
7
7
-
-
CPUCK5-0
The CPU Clock frequency is divided by a
factor described in the following table
000000
000001
000010
000100
001000
010000
100000
-
-
others
CPUCK5 CPUCK4 CPUCK3 CPUCK2 CPUCK1 CPUCK0
-
-
-
f
f
f
f
f
f
f
CPU
CPU
CPU
CPU
CPU Clock
CPU
CPU
CPU
f
CPU
=f
=f
=f
=f
-
=f
=f
=f
=f
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
/16
/32
/64
/64
/2
/4
/8
-
CKMOD
0
0
Bit 7-2: Not Used
Bit 1: Must be set to 0
Bit 0: CKMOD Clock Mode
External Clock Parameters (CLK_SET)
Option Byte 1 (01h)
Bit 7-3: Not Used
Bit 2-0: CKPAR2-0 Oscillator Gains
Warning: If an External Clock is used instead of a
quartz or ceramic resonator, it is recommended
that no gain be enabled (CKPAR2-0=000) in order
lo lower the current consumption.
CKPAR2-0
7
-
000
001
010
100
101
011
110
111
0: Internal Oscillator
1: External Clock or quartz
These three bits enable/disable the loop
gains when a external clock or quartz are
used for generating the clock. The
following table describes the possible
configuration options.
the recommended values for the most
common frequencies used, time to start the
oscillations and the settling time to have a
duty cycle of 40%-60% (at steady state it is
50%).
-
-
No Gains (External Clock Mode)
-
Enabled Gain Stages
1 gain stage enabled
3 gain stage enabled
6 gain stage enabled
8 gain stage enabled
not allowed
not allowed
not allowed
-
Table 6.1
CKPAR2 CKPAR1 CKPAR0
illustrates
0

Related parts for ST52F513G3M6