LFEBS12UB Freescale Semiconductor, LFEBS12UB Datasheet - Page 170

KIT STUDENT LEARNING S12 DG128

LFEBS12UB

Manufacturer Part Number
LFEBS12UB
Description
KIT STUDENT LEARNING S12 DG128
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of LFEBS12UB

Architecture
8/16-bit
Code Gen Tools Included
Code Warrior
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12D
Kit Contents
HCS12 DG128 Learning Kit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
1. Read: Anytime.
1. Read: Anytime.
Chapter 2 Port Integration Module (S12XEPIMV1)
2.3.89
2.3.90
170
Address 0x036C
Address 0x036D
Write: Anytime.
Write: Anytime.
RDRR
PERR
Field
Field
Reset
Reset
7-0
7-0
W
W
R
R
Port R reduced drive—Select reduced drive for outputs
This register configures the drive strength of output pins 7 through 0 as either full or reduced independent of the
function used on the pins. If a pin is used as input this bit has no effect.
1 Reduced drive selected (approx. 1/5 of the full drive strength).
0 Full drive strength enabled.
Port R pull device enable—Enable pull devices on input pins
These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect
if the pin is used as an output. Out of reset no pull device is enabled.
1 Pull device enabled.
0 Pull device disabled.
PERR7
PPSR7
Port R Pull Device Enable Register (PERR)
Port R Polarity Select Register (PPSR)
0
0
7
7
PERR6
PPSR6
Figure 2-87. Port R Pull Device Enable Register (PERR)
0
0
6
6
Figure 2-88. Port R Polarity Select Register (PPSR)
Table 2-84. RDRR Register Field Descriptions
Table 2-85. PERR Register Field Descriptions
MC9S12XE-Family Reference Manual , Rev. 1.23
PERR5
PPSR5
0
0
5
5
PERR4
PPSR4
0
0
4
4
Description
Description
PERR3
PPSR3
3
0
3
0
PERR2
PPSR2
0
0
2
2
Access: User read/write
Access: User read/write
Freescale Semiconductor
PERR1
PPSR1
0
0
1
1
PERR0
PPSR0
0
0
0
0
(1)
(1)

Related parts for LFEBS12UB