LFEBS12UB Freescale Semiconductor, LFEBS12UB Datasheet - Page 910

KIT STUDENT LEARNING S12 DG128

LFEBS12UB

Manufacturer Part Number
LFEBS12UB
Description
KIT STUDENT LEARNING S12 DG128
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of LFEBS12UB

Architecture
8/16-bit
Code Gen Tools Included
Code Warrior
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12D
Kit Contents
HCS12 DG128 Learning Kit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 25 256 KByte Flash Module (S12XFTM256K2V1)
25.3.2.6
The FERCNFG register enables the Flash error interrupts for the FERSTAT flags.
All assigned bits in the FERCNFG register are readable and writable.
910
PGMERIE
EPVIOLIE
ERSERIE
Offset Module Base + 0x0005
Reset
FDFD
FSFD
Field
Field
1
0
7
6
4
W
R
ERSERIE
read operations and check the associated interrupt routine. The FDFD bit is cleared by writing a 0 to FDFD. The
FECCR registers will not be updated during the Flash array read operation with FDFD set unless an actual
double bit fault is detected.
0 Flash array read operations will set the DFDIF flag in the FERSTAT register only if a double bit fault is detected
1 Any Flash array read operation will force the DFDIF flag in the FERSTAT register to be set (see
Force Single Bit Fault Detect
read operations and check the associated interrupt routine. The FSFD bit is cleared by writing a 0 to FSFD. The
FECCR registers will not be updated during the Flash array read operation with FSFD set unless an actual single
bit fault is detected.
0 Flash array read operations will set the SFDIF flag in the FERSTAT register only if a single bit fault is detected
1 Flash array read operation will force the SFDIF flag in the FERSTAT register to be set (see
EEE Erase Error Interrupt Enable — The ERSERIE bit controls interrupt generation when a failure is detected
during an EEE erase operation.
0 ERSERIF interrupt disabled
1 An interrupt will be requested whenever the ERSERIF flag is set (see
EEE Program Error Interrupt Enable — The PGMERIE bit controls interrupt generation when a failure is
detected during an EEE program operation.
0 PGMERIF interrupt disabled
1 An interrupt will be requested whenever the PGMERIF flag is set (see
EEE Protection Violation Interrupt Enable — The EPVIOLIE bit controls interrupt generation when a
protection violation is detected during a write to the buffer RAM EEE partition.
0 EPVIOLIF interrupt disabled
1 An interrupt will be requested whenever the EPVIOLIF flag is set (see
Force Double Bit Fault Detect — The FDFD bit allows the user to simulate a double bit fault during Flash array
Flash Error Configuration Register (FERCNFG)
0
7
Section
register is set (see
and an interrupt will be generated as long as the SFDIE interrupt enable in the FERCNFG register is set (see
Section
= Unimplemented or Reserved
25.3.2.7) and an interrupt will be generated as long as the DFDIE interrupt enable in the FERCNFG
25.3.2.6)
PGMERIE
Figure 25-10. Flash Error Configuration Register (FERCNFG)
0
6
Table 25-15. FCNFG Field Descriptions (continued)
Section
MC9S12XE-Family Reference Manual , Rev. 1.23
Table 25-16. FERCNFG Field Descriptions
25.3.2.6)
0
0
5
The FSFD bit allows the user to simulate a single bit fault during Flash array
EPVIOLIE
0
4
Description
Description
ERSVIE1
0
3
ERSVIE0
Section
Section
Section
0
2
25.3.2.8)
25.3.2.8)
25.3.2.8)
Freescale Semiconductor
DFDIE
0
1
Section
SFDIE
25.3.2.7)
0
0

Related parts for LFEBS12UB