MPC8533EVTALFA Freescale Semiconductor, MPC8533EVTALFA Datasheet - Page 687

no-image

MPC8533EVTALFA

Manufacturer Part Number
MPC8533EVTALFA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTALFA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Following any internal bus monitor exception, LBS[0:3] signals are negated regardless of the exception
handling provided by any UPM exception pattern to prevent spurious writes to external RAM.
14.4.4.4.4
The general-purpose signals (LGPL[0:5]) each have two bits in the RAM word that define the logical value
of the signal to be changed at the rising edge of the bus clock and/or at the falling edge of the bus clock.
LGPL0 offers enhancements beyond the other LGPLn lines.
GPL0 can be controlled by an address line specified in MxMR[G0CL]. To use this feature, G0H and G0L
should be set in the RAM word. For example, for a SIMM with multiple banks, this address line can be
used to switch between internal memory device banks.
14.4.4.4.5
The LOOP bit in the RAM word specifies the beginning and end of a set of UPM RAM words that are to
be repeated. The first time LOOP = 1, the memory controller recognizes it as a loop start word and loads
the memory loop counter with the corresponding contents of the loop field shown in
RAM word for which LOOP = 1 is recognized as a loop end word. When it is reached, the loop counter is
decremented by one.
Continued loop execution depends on the loop counter. If the counter is not zero, the next RAM word
executed is the loop start word. Otherwise, the next RAM word executed is the one after the loop end word.
Loops can be executed sequentially but cannot be nested. Also, special care must be taken if LAST and
LOOP must not be set together.
14.4.4.4.6
The REDO function is useful for wait-state insertion in a long UPM routine that would otherwise need too
many RAM words. Setting the REDO bits of the RAM word to a nonzero value causes the UPM to
re-execute the current RAM word up to three more times, as defined in the REDO field of the current RAM
word.
Freescale Semiconductor
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
General-Purpose Signals (G n T n , GO n )
Loop Control (LOOP)
Repeat Execution of Current RAM Word (REDO)
Read single-beat cycle
Read burst cycle
Write single-beat cycle
Write burst cycle
Refresh timer expired
RUN command
Table 14-29. M x MR Loop Field Use
Request Serviced
Loop Field
WLF
WLF
RLF
RLF
RLF
TLF
Table
Local Bus Controller
14-29. The next
14-69

Related parts for MPC8533EVTALFA