MPC8533EVTALFA Freescale Semiconductor, MPC8533EVTALFA Datasheet - Page 742

no-image

MPC8533EVTALFA

Manufacturer Part Number
MPC8533EVTALFA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTALFA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Three-Speed Ethernet Controllers
15.5
The eTSECs use a software model that is a superset of the PowerQUICC III TSEC functionality and is
similar to that employed by the Fast Ethernet function supported on the Freescale MPC8260 CPM FCC
and in the FEC of the MPC860T.
The eTSEC device is programmed by a combination of control/status registers (CSRs) and buffer
descriptors. The CSRs are used for mode control, interrupts, and to extract status information. The
descriptors are used to pass data buffers and related buffer status or frame information between the
hardware and software.
15-12
TSEC n _TXD[7:4]
TSEC n _TX_EN
TSEC n _TX_ER
Signal
Memory Map/Register Definition
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 15-2. eTSEC Signals—Detailed Signal Descriptions (continued)
I/O
O
O
O
Transmit data out. In GMII mode, TSEC n _TXD[7:0] represents one complete octet of data to be
sent from the MAC to the PHY when TSEC_TX_DV is asserted and has no meaning while
TSEC n _TX_EN is negated.
In TBI mode, TSEC n _TXD[7:4] represents transmit code group (TCG) bits 7:4. Together, with
TCG[9:8] and TCG[3:0], they represent the 10-bit encoded symbol.
In GMII or MII mode, TSEC n _TXD[3:0] represent a nibble of data to be sent from the MAC to the
PHY when TSEC n _TX_EN is asserted and have no meaning while TSEC n _TX_EN is negated.
In RGMII or RTBI mode, data bits 3:0 are transmitted on the rising edge of TSEC n _TX_CLK, and
data bits 7:4 are transmitted on the falling edge of TSEC n _TX_CLK.
In TBI mode, TSEC n _TXD[3:0] represents TCG[3:0]. Together, with TCG[9:4], they represent the
10-bit encoded symbol.
In RMII mode, TSEC n _TXD[1:0] represents TXD[1:0], which is valid data sent to the PHY when
TSEC n _TX_EN is asserted, or undefined otherwise.
In FIFO mode, TSEC n _TXD[7:4] with TSEC n _TXD[3:0] represent one complete octet of data to
be received from the external FIFO device.
Note that some of these signals are also used during reset to configure the eTSEC interface
mode.
Transmit data valid. In GMII, MII, or RMII mode, if TSEC n _TX_EN is asserted, the MAC is
indicating that valid data is present on the GMII’s or the MII’s TSEC n _TXD signals.
In RGMII mode, TSEC n _TX_EN becomes TX_CTL. TX_EN and TX_ERR are asserted on this
signal on rising and falling edges of the TSEC n _GTX_CLK, respectively.
In TBI mode, TSEC n _TX_EN represents TCG[8]. Together, with TCG[9] and TCG[7:0], they
represent the 10-bit encoded symbol.
In RTBI mode, TSEC n _TX_EN represents TCG[4] on the rising edge and TCG[9] on the falling
edge of TSEC n _GTX_CLK, respectively. Together with TCG[3:0] and TCG[8:5], they represent
the 10-bit encoded symbol.
In FIFO mode TSEC n _TX_EN is used to indicate valid data (GMII-style protocols) or forms part
of the transmit control flags (encoded packet protocols).
Transmit error. In GMII or MII mode, assertion of TSEC n _TX_ER for one or more clock cycles
while TSEC n _TX_EN is asserted causes the PHY to transmit one or more illegal symbols.
Asserting TSEC n _TX_ER has no effect while operating at 10 Mbps or while TSEC n _TX_EN is
negated. This signal transitions synchronously with respect to TSEC n _TX_CLK.
In TBI mode, TSEC n _TX_ER represents TCG[9]. Together, with TCG[8:0], they represents the
10-bit encoded symbol.
In FIFO mode TSEC n _TX_ER represents either transmit data error (GMII-style protocols) or
forms part of the transmit control flags (encoded packet protocols).
This signal is not used in the eTSEC RMII, RTBI, or RGMII modes and is driven low.
Description
Freescale Semiconductor

Related parts for MPC8533EVTALFA