XC3S400-4FT256C Xilinx Inc, XC3S400-4FT256C Datasheet - Page 130

no-image

XC3S400-4FT256C

Manufacturer Part Number
XC3S400-4FT256C
Description
SEMI CONDUCTOR
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC3S400-4FT256C

Case
BGA
Dc
04+

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S400-4FT256C
Manufacturer:
ISSI
Quantity:
101
Part Number:
XC3S400-4FT256C
Manufacturer:
XILINX
0
Part Number:
XC3S400-4FT256C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S400-4FT256C0985
Manufacturer:
XILINX
Quantity:
6 633
Part Number:
XC3S400-4FT256CES
Manufacturer:
XILINX
0
Spartan-3 FPGA Family: Pinout Descriptions
TQ144: 144-lead Thin Quad Flat
Package
The XC3S50, the XC3S200, and the XC3S400 are avail-
able in the 144-lead thin quad flat package, TQ144. Conse-
quently, there is only one footprint for this package as shown
in
The TQ144 package only has four separate VCCO inputs,
unlike the other packages, which have eight separate
VCCO inputs. The TQ144 package has a separate VCCO
input for the top, bottom, left, and right. However, there are
still eight separate I/O banks, as shown in
Figure
Banks 2 and 3 share the VCCO_RIGHT input, Banks 4 and
5 share the VCCO_BOTTOM input, and Banks 6 and 7
share the VCCO_LEFT input.
All the package pins appear in
bank number, then by pin name. Pairs of pins that form a
differential I/O pair appear together in the table. The table
also shows the pin number for each pin and the pin type, as
defined earlier.
An electronic version of this package pinout table and foot-
print diagram is available for download from the Xilinx web-
site at
Pinout Table
Table 90: TQ144 Package Pinout
130
Table 90
Bank
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
1
2
http://www.xilinx.com/bvdocs/publications/s3_pin.zip
44. Banks 0 and 1 share the VCCO_TOP input,
and
IO_L01N_0/VRP_0
IO_L01P_0/VRN_0
IO_L27N_0
IO_L27P_0
IO_L30N_0
IO_L30P_0
IO_L31N_0
IO_L31P_0/VREF_0
IO_L32N_0/GCLK7
IO_L32P_0/GCLK6
IO
IO_L01N_1/VRP_1
IO_L01P_1/VRN_1
IO_L28N_1
IO_L28P_1
IO_L31N_1/VREF_1
IO_L31P_1
IO_L32N_1/GCLK5
IO_L32P_1/GCLK4
IO_L01N_2/VRP_2
Figure
Pin Name
XC3S200
XC3S400
XC3S50
44.
Table 90
TQ144 Pin
Number
P141
P140
P137
P135
P132
P131
P130
P129
P128
P127
P123
P122
P125
P124
P108
P116
P113
P112
P119
P118
and are sorted by
Table 90
GCLK
GCLK
GCLK
GCLK
VREF
VREF
Type
DCI
DCI
DCI
DCI
DCI
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
www.xilinx.com
and
.
Table 90: TQ144 Package Pinout (Continued)
Bank
2
2
2
2
2
2
2
2
2
2
2
2
2
3
3
3
3
3
3
3
3
3
3
3
3
3
3
3
4
4
4
4
4
4
4
4
4
4
4
5
5
5
IO_L01P_2/VRN_2
IO_L20N_2
IO_L20P_2
IO_L21N_2
IO_L21P_2
IO_L22N_2
IO_L22P_2
IO_L23N_2/VREF_2
IO_L23P_2
IO_L24N_2
IO_L24P_2
IO_L40N_2
IO_L40P_2/VREF_2
IO
IO_L01N_3/VRP_3
IO_L01P_3/VRN_3
IO_L20N_3
IO_L20P_3
IO_L21N_3
IO_L21P_3
IO_L22N_3
IO_L22P_3
IO_L23N_3
IO_L23P_3/VREF_3
IO_L24N_3
IO_L24P_3
IO_L40N_3/VREF_3
IO_L40P_3
IO/VREF_4
IO_L01N_4/VRP_4
IO_L01P_4/VRN_4
IO_L27N_4/DIN/D0
IO_L27P_4/D1
IO_L30N_4/D2
IO_L30P_4/D3
IO_L31N_4/INIT_B
IO_L31P_4/DOUT/BUSY
IO_L32N_4/GCLK1
IO_L32P_4/GCLK0
IO/VREF_5
IO_L01N_5/RDWR_B
IO_L01P_5/CS_B
Pin Name
XC3S200
XC3S400
XC3S50
DS099-4 (v2.2) May 25, 2007
TQ144 Pin
Product Specification
Number
P107
P105
P104
P103
P102
P100
P99
P98
P97
P96
P95
P93
P92
P76
P74
P73
P78
P77
P80
P79
P83
P82
P85
P84
P87
P86
P90
P89
P70
P69
P68
P65
P63
P60
P59
P58
P57
P56
P55
P44
P41
P40
GCLK
GCLK
VREF
VREF
VREF
VREF
VREF
DUAL
DUAL
DUAL
DUAL
DUAL
DUAL
VREF
DUAL
DUAL
Type
DCI
DCI
DCI
DCI
DCI
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
R

Related parts for XC3S400-4FT256C