PI7C8152BMAE Pericom Semiconductor, PI7C8152BMAE Datasheet - Page 25

IC PCI-PCI BRIDGE 2PORT 160-MQFP

PI7C8152BMAE

Manufacturer Part Number
PI7C8152BMAE
Description
IC PCI-PCI BRIDGE 2PORT 160-MQFP
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8152BMAE

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
160-MQFP, 160-PQFP
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
246 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8152BMAE
Manufacturer:
PERICOM
Quantity:
748
Part Number:
PI7C8152BMAE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8152BMAE
Manufacturer:
ALTERA
0
Part Number:
PI7C8152BMAE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C8152BMAE
0
Company:
Part Number:
PI7C8152BMAE
Quantity:
5 000
Company:
Part Number:
PI7C8152BMAE
Quantity:
24
3.7.5
3.7.6
the target is placed in the read data queue directed toward the initiator bus interface and is
transferred to the initiator when the initiator repeats the read transaction.
PI7C8152x accepts a delayed read request by sampling the read address, read bus
command, and address parity. When IRDY_L is asserted, PI7C8152x then samples the
byte enable bits for the first data phase. This information is entered into the delayed
transaction queue. PI7C8152x terminates the transaction by signaling a target retry to the
initiator. Upon reception of the target retry, the initiator is required to continue to repeat the
same read transaction until at least one data transfer is completed, or until a target response
(target abort or master abort) other than a target retry is received.
DELAYED READ COMPLETION ON TARGET BUS
When delayed read request reaches the head of the delayed transaction queue, PI7C8152x
arbitrates for the target bus and initiates the read transaction only if all previously queued
posted write transactions have been delivered. PI7C8152x uses the exact read address and
read command captured from the initiator during the initial delayed read request to initiate
the read transaction. If the read transaction is a non-prefetchable read, PI7C8152x drives
the captured byte enable bits during the next cycle. If the transaction is a prefetchable read
transaction, it drives all byte enable bits to zero for all data phases. If PI7C8152x receives a
target retry in response to the read transaction on the target bus, it continues to repeat the
read transaction until at least one data transfer is completed, or until an error condition is
encountered. If the transaction is terminated via normal master termination or target
disconnect after at least one data transfer has been completed, PI7C8152x does not initiate
any further attempts to read more data.
If PI7C8152x is unable to obtain read data from the target after 2
(maximum) attempts, PI7C8152x will report system error. The number of attempts is
programmable. PI7C8152x also asserts P_SERR_L if the primary SERR_L enable bit is set
in the command register. See Section 6.4 for information on the assertion of P_SERR_L.
Once PI7C8152x receives DEVSEL_L and TRDY_L from the target, it transfers the data
read to the opposite direction read data queue, pointing toward the opposite inter-face,
before terminating the transaction. For example, read data in response to a downstream
read transaction initiated on the primary bus is placed in the upstream read data queue. The
PI7C8152x can accept one DWORD of read data each PCI clock cycle; that is, no master
wait states are inserted. The number of DWORD’s transferred during a delayed read
transaction matches the prefetch address boundary given in Table 3-4 (assuming no
disconnect is received from the target).
DELAYED READ COMPLETION ON INITIATOR BUS
When the transaction has been completed on the target bus, and the delayed read data is at
the head of the read data queue, and all ordering constraints with posted write transactions
have been satisfied, the PI7C8152x transfers the data to the initiator when the initiator
repeats the transaction. For memory read transactions, PI7C8152x aliases memory read line
and memory read multiple bus commands to memory read when matching the bus
command of the transaction to the bus command in the delayed transaction queue if bit[3]
of offset 74h is set to ‘1’. PI7C8152x returns a target disconnect along with the transfer of
the last DWORD of read data to the initiator. If PI7C8152x initiator terminates the
Page 25 of 90
2-PORT PCI-TO-PCI BRIDGE
October 16, 2003 – Revision 1.11
ADVANCE INFORMATION
PI7C8152A & PI7C8152B
24
(default) or 2
32

Related parts for PI7C8152BMAE