PI7C8152BMAE Pericom Semiconductor, PI7C8152BMAE Datasheet - Page 77

IC PCI-PCI BRIDGE 2PORT 160-MQFP

PI7C8152BMAE

Manufacturer Part Number
PI7C8152BMAE
Description
IC PCI-PCI BRIDGE 2PORT 160-MQFP
Manufacturer
Pericom Semiconductor
Datasheet

Specifications of PI7C8152BMAE

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
160-MQFP, 160-PQFP
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3 V to 3.6 V
Supply Current (max)
246 mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C8152BMAE
Manufacturer:
PERICOM
Quantity:
748
Part Number:
PI7C8152BMAE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C8152BMAE
Manufacturer:
ALTERA
0
Part Number:
PI7C8152BMAE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C8152BMAE
0
Company:
Part Number:
PI7C8152BMAE
Quantity:
5 000
Company:
Part Number:
PI7C8152BMAE
Quantity:
24
Bit
1
3:2
4
7:5
8
9
11:10
12
15:13
Function
Memory Write
Disconnect
Control
Reserved
Secondary Bus
Prefetch Disable
Reserved
Chip Reset
Test Mode 1
Test Mode 2
Test Mode 3
Reserved
Type
R/W
R/O
R/W
R/O
R/WR
R/W
R/W
R/W
R/O
Page 77 of 90
Description
Controls when the bridge (as a target) disconnects memory write
transactions.
0: memory write disconnects at 4KB aligned address boundary
1: memory write disconnects at cache line aligned address boundary
Reset to 0
Reserved. Returns 0 when read. Reset to 0.
Controls the bridge’s ability to prefetch during upstream memory
read transactions
0: PI7C8152x prefetches and does not forward byte enable bits
during upstream memory read transactions.
1: PI7C8152x requests only 1 DWORD from the target and forwards
read byte enable bits during upstream memory reads.
Reset to 0
Reserved. Returns 0 when read. Reset to 0
Controls the chip and secondary bus reset.
0: PI7C8152x is ready for operation
1: Causes PI7C8152x to perform a chip reset. Data buffers,
configuration registers, and both primary and secondary are reset to
their initial states. PI7C8152x clears this bit once chip reset is
complete. PI7C8152x can then be reconfigured.
Controls the ability to test PI7C8152x’s behavior
0: minimum of 8 free space in data FIFO to accept memory burst
writes
1: minimum of 1 free space in data FIFO to accept memory burst
writes
Reset to 0
Controls the ability to test PI7C8152x’s behavior
00: enable out of order transactions between all 4 DTR requests
01: accept 3 DTR requests at a time and they may be out of order
10: only the 2 DTR requests at the top of the 2 FIFO’s may be out of
order
11: no out of order transactions supported between DTR requests
Reset to 00
Controls the ability to test PI7C8152x’s behavior
0: 4 memory write transactions can be accepted at a time
1: 2 memory write transactions can be accepted at a time
Reset to 0
Reserved. Returns 000 when read. Reset to 000.
2-PORT PCI-TO-PCI BRIDGE
October 16, 2003 – Revision 1.11
ADVANCE INFORMATION
PI7C8152A & PI7C8152B

Related parts for PI7C8152BMAE