LPC47M112_07 SMSC [SMSC Corporation], LPC47M112_07 Datasheet - Page 25

no-image

LPC47M112_07

Manufacturer Part Number
LPC47M112_07
Description
Enhanced Super I/O Controller with LPC Interface
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Enhanced Super I/O Controller with LPC Interface
Datasheet
9
The Floppy Disk Controller (FDC) provides the interface between a host microprocessor and the floppy disk drives.
The FDC integrates the functions of the Formatter/Controller, Digital Data Separator, Write Precompensation and
Data Rate Selection logic for an IBM XT/AT compatible FDC. The true CMOS 765B core guarantees 100% IBM PC
XT/AT compatibility in addition to providing data overflow and underflow protection.
The FDC is compatible to the 82077AA using
SMSC's proprietary floppy disk controller core.
9.1 FDC Internal Registers
The Floppy Disk Controller contains eight internal registers which facilitate the interfacing between the host
microprocessor and the disk drive. Table 2 shows the addresses required to access these registers. Registers other
than the ones shown are not supported. The rest of the description assumes that the primary addresses have been
selected.
STATUS REGISTER A (SRA)
Address 3F0 READ ONLY
This register is read-only and monitors the state of the internal interrupt signal and several disk interface pins in PS/2
and Model 30 modes. The SRA can be accessed at any time when in PS/2 mode. In the PC/AT mode the data bus pins
D0 - D7 are held in a high impedance state for a read of address 3F0.
PS/2 Mode
BIT 0 DIRECTION
Active high status indicating the direction of head movement. A logic "1" indicates inward direction; a logic "0" indicates
outward direction.
BIT 1 nWRITE PROTECT
Active low status of the WRITE PROTECT disk interface input. A logic "0" indicates that the disk is write protected.
SMSC DS – LPC47M112
FLOPPY DISK CONTROLLER
ADDRESS
PRIMARY
3F0
3F1
3F2
3F3
3F4
3F4
3F5
3F6
3F7
3F7
RESET
COND.
SECONDARY
PENDING
Table 2 - Status, Data and Control Registers
ADDRESS
(Shown with base addresses of 3F0 and 370)
INT
7
0
370
371
372
373
374
374
375
376
377
377
nDRV2
DATASHEET
6
1
R/W
R/W
R/W
R/W
W
W
R
R
R
R
STEP
5
0
Page 25
Status Register A (SRA)
Status Register B (SRB)
Digital Output Register (DOR)
Tape Drive Register (TSR)
Main Status Register (MSR)
Data Rate Select Register (DSR)
Data (FIFO)
Reserved
Digital Input Register (DIR)
Configuration Control Register (CCR)
nTRK0 HDSEL nINDX
N/A
4
REGISTER
3
0
N/A
2
nWP
N/A
1
DIR
0
0
Rev. 02-16-07

Related parts for LPC47M112_07