mcf5307cft90b Freescale Semiconductor, Inc, mcf5307cft90b Datasheet - Page 411

no-image

mcf5307cft90b

Manufacturer Part Number
mcf5307cft90b
Description
Mcf5307 Coldfire Integrated Microprocessor User
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Table 18-8 defines the cycles for Figure 18-24.
Figure 18-25 shows a burst line access for an external master transfer with the chip select
set to no-wait states and with internal transfer-acknowledge assertion enabled.
C2–C3 The MCF5307 decodes the external master’s address and control signals to identify the proper chip select
Cycle
C10
C11
C1
C4
C5
C6
C7
C8
C9
The external master asserts HOLDREQ, signaling the MCF5307 to hold bus requests. BD should not be
asserted. The external master drives address, TS, R/W, TT[1:0], TM[2:0], TIP, and SIZ[1:0] as MCF5307
inputs.
and byte enable assertion. The external master negates TS in C2.
On the falling edge of BCLKO, the MCF5307 asserts the appropriate chip select for the external master
access along with the appropriate byte enables.
On the rising edge of BCLKO, data is driven onto the bus by the device selected by CS. On the rising edge,
the MCF5307 asserts TA to indicate the cycle is complete.
TA negates on the rising edge of BCLKO. On the falling edge, the MCF5307 negates the chip select and
byte enables and the next cycle can begin.
The external master negates TIP on the rising edge of BCLKO.
The external device retains bus mastership and drives the address bus, TS, R/W, TT[1:0], TM[2:0], TIP, and
SIZ[1:0] as inputs to the MCF5307.
The MCF5307 decodes the external master’s address and control signals to identify the proper chip select
and byte enable assertion. The external master negates TS. The MCF5307 asserts BR on the rising edge of
BCLKO, signalling that it wants to arbitrate for the bus when the current cycle completes.
The MCF5307 continues to decode the external device’s address and control signals to identify the proper
chip select and byte enable assertion.
On the falling edge of BCLKO, the MCF5307 asserts the appropriate chip select for the external master
access along with the appropriate byte enables.
Table 18-8. Cycles for Basic No-Wait-State External Master Access
Bus timing diagrams for external master transfers are not valid
for on-chip internal four-channel DMA accesses on the
MCF5307.
Timing diagrams describe transactions in general terms of bus
cycles (Cn) rather than the states (Sn) used in the bus diagrams.
Freescale Semiconductor, Inc.
For More Information On This Product,
Chapter 18. Bus Operation
Go to: www.freescale.com
NOTE:
Definition
General Operation of External Master Transfers
18-23

Related parts for mcf5307cft90b