mcf5307cft90b Freescale Semiconductor, Inc, mcf5307cft90b Datasheet - Page 412

no-image

mcf5307cft90b

Manufacturer Part Number
mcf5307cft90b
Description
Mcf5307 Coldfire Integrated Microprocessor User
Manufacturer
Freescale Semiconductor, Inc
Datasheet
General Operation of External Master Transfers
Table 18-9 defines the cycles for Figure 18-25.
TT[1:0], TM[2:0]
18-24
C2–C3
Cycle
BE/BWE
C1
C4
C5
HOLDREQ
1
2
AS, BR
BG, BD
These signals are driven by the processor for an external master transfer.
Depending on programming, these signals may or may not be driven by the processor.
D[31:0]
BCLKO
SIZ[1:0]
A[31:0]
Table 18-9. Cycles for External Master Burst Line Access to 32-Bit Port
CS
TA
The external device is bus master and asserts HOLDREQ, indicating to the MCF5307 to hold all bus
requests. In other words, BD should not be asserted. The external master drives address, TS, R/W, TT[1:0],
TM[2:0], TIP, and SIZ[1:0] as inputs to the MCF5307. SIZ[1:0] inputs indicate a line transfer. The MCF5307
is not asserting BR.
The MCF5307 decodes the external device’s address and control signals to identify the proper chip-select
and byte-enable assertion. The external device negates TS in C2. Address and R/W are latched in the
MCF5307 on the rising edge of BCLKO in C2. After C2, the address and R/W are ignored for the rest of the
burst transfer.
On the falling edge of BCLKO, the MCF5307 asserts the appropriate chip select for the external device
access along with the appropriate byte enables.
On the rising edge of BCLKO, data is driven onto the bus by the device selected by CS. The MCF5307
asserts TA on the rising edge of BCLKO, indicating the first data transfer is complete.
R/W
TS
TIP
1
1
1
2
2
Figure 18-25. External Master Burst Line Access to 32-Bit Port
C1
C2
Freescale Semiconductor, Inc.
For More Information On This Product,
C3
Go to: www.freescale.com
MCF5307 User’s Manual
C4
C5
External Master
Definition
C6
C7
C8
C9
C10
C11

Related parts for mcf5307cft90b