s3c2410a Samsung Semiconductor, Inc., s3c2410a Datasheet - Page 222

no-image

s3c2410a

Manufacturer Part Number
s3c2410a
Description
16/32-bit Risc Arm Microprocessor
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s3c2410a-20
Manufacturer:
SAMSUNG
Quantity:
15 995
Part Number:
s3c2410a-20
Quantity:
1 238
Part Number:
s3c2410a-20
Manufacturer:
SUNMNG
Quantity:
2 000
Company:
Part Number:
s3c2410a-20
Quantity:
130
Part Number:
s3c2410a-20-Y080
Manufacturer:
SAMSUNG
Quantity:
2 890
Part Number:
s3c2410a-20-Y0R0
Manufacturer:
SAMSUNG
Quantity:
523
Part Number:
s3c2410a20-Y080
Manufacturer:
SAMSUNG/三星
Quantity:
20 000
Company:
Part Number:
s3c2410a20-YO80
Quantity:
12 000
Company:
Part Number:
s3c2410a20-YO8N
Quantity:
1 619
CLOCK & POWER MANAGEMENT
PHASE LOCKED LOOP (PLL)
The MPLL within the clock generator, as a circuit, synchronizes an output signal with a reference input signal in
frequency and phase. In this application, it includes the following basic blocks as shown in Figure 7-2: the Voltage
Controlled Oscillator (VCO) to generate the output frequency proportional to input DC voltage, the divider P to divide
the input frequency (Fin) by p, the divider M to divide the VCO output frequency by m which is input to Phase
Frequency Detector (PFD), the divider S to divide the VCO output frequency by s which is Mpll (the output frequency
from MPLL block), the phase difference detector, the charge pump, and the loop filter. The output clock frequency
Mpll is related to the reference input clock frequency Fin by the following equation:
The UPLL within the clock generator is the same as the MPLL in every aspect.
The following sections describe the operation of the PLL, including the phase difference detector, the charge pump,
the Voltage controlled oscillator (VCO), and the loop filter.
Phase Frequency Detector (PFD)
The PFD monitors the phase difference between Fref and Fvco, and generates a control signal (tracking signal) when
it detects a difference. The Fref means the reference frequency as shown in the Figure 7-2.
Charge Pump (PUMP)
The charge pump converts PFD control signals into a proportional charge in voltage across the external filter that
drives the VCO.
Loop Filter
The control signal, which the PFD generates for the charge pump, may generate large excursions (ripples) each time
the Fvco is compared to the Fref. To avoid overloading the VCO, a low pass filter samples and filters the high-
frequency components out of the control signal. The filter is typically a single-pole RC filter with a resistor and a
capacitor.
Voltage Controlled Oscillator (VCO)
The output voltage from the loop filter drives the VCO, causing its oscillation frequency to increase or decrease
linearly as a function of variations in average voltage. When the Fvco matches Fref in terms of frequency as well as
phase, the PFD stops sending control signals to the charge pump, which in turn stabilizes the input voltage to the
loop filter. The VCO frequency then remains constant, and the PLL remains fixed onto the system clock.
Usual Conditions for PLL & Clock Generator
PLL & Clock Generator generally uses the following conditions.
NOTES:
1.
2.
7-4
Loop filter capacitance
External X-tal frequency
External capacitance used for X-tal
Mpll = (m * Fin) / (p * 2
m = M (the value for divider M)+ 8, p = P (the value for divider P) + 2
The value could be changed.
FCLK must be more than three times X-tal or EXTCLK (FCLK
s
)
10 – 20 MHz
15 – 22 pF
5 pF
3X-tal or 3EXTCLK)
(note)
S3C2410A

Related parts for s3c2410a