s3c2410a Samsung Semiconductor, Inc., s3c2410a Datasheet - Page 533

no-image

s3c2410a

Manufacturer Part Number
s3c2410a
Description
16/32-bit Risc Arm Microprocessor
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s3c2410a-20
Manufacturer:
SAMSUNG
Quantity:
15 995
Part Number:
s3c2410a-20
Quantity:
1 238
Part Number:
s3c2410a-20
Manufacturer:
SUNMNG
Quantity:
2 000
Company:
Part Number:
s3c2410a-20
Quantity:
130
Part Number:
s3c2410a-20-Y080
Manufacturer:
SAMSUNG
Quantity:
2 890
Part Number:
s3c2410a-20-Y0R0
Manufacturer:
SAMSUNG
Quantity:
523
Part Number:
s3c2410a20-Y080
Manufacturer:
SAMSUNG/三星
Quantity:
20 000
Company:
Part Number:
s3c2410a20-YO80
Quantity:
12 000
Company:
Part Number:
s3c2410a20-YO8N
Quantity:
1 619
ARM920T PROCESSOR
ACCESSING CP15 REGISTERS
Throughout this section the following terms and abbreviations are used.
In all cases, reading from, or writing any data values to any CP15 registers, including those fields specified as
unpredictable or should be zero, will not cause any permanent damage.
All CP15 register bits that are defined and contain state, are set to zero by BnRES except V-Bit in register 1, which
takes the value of macrocell input VINITHI when BnRES is asserted.
CP15 registers can only be accessed with MRC and MCR instructions in a privileged mode. The instruction bit
pattern of the MCR and MRC instructions is shown in Figure 2-1. The assembler for these instructions is
MCR/MRC{cond} P15,opcode_1,Rd,CRn,CRm,opcode_2
Instructions CDP, LDC and STC, along with unprivileged MRC and MCR instructions to CP15 will cause the
undefined instruction trap to be taken. The CRn field of MRC and MCR instructions specifies the coprocessor register
to access. The CRm field and opcode_2 field are used to specify a particular action when addressing registers.
Attempting to read from a non-readable register, or writing to a non-writable register will cause unpredictable results.
The opcode_1, opcode_2 and CRm fields should be zero, except when the values specified are used to select the
desired operations, in all instructions which access CP15. Using other values will result in unpredictable behavior.
Should be zero
Unpredictable
Term
31
Cond
28
27
1
26 25 24 23
1
Abbreviation
1
UNP
SBZ
0
opcode1
Figure 2-1. CP15 MRC and MCR Bit Pattern
21 20
Table 2-3. CP15 Abbreviations
L
For reads, the data returned when reading from this location is
unpredictable; it could have any value.
For writes, writing to this location will cause unpredictable behavior, or
an unpredictable change in device configuration.
When writing to this location, all bits of this field should be 0.
19
CRn
16
15
Rd
12
11
1 1 1 1
Description
10 9
8 7
opcode2 1
5
PROGRAMMER'S MODEL
4 3
CRm
0
2-5

Related parts for s3c2410a