MC68HC708AS48 FREESCALE [Freescale Semiconductor, Inc], MC68HC708AS48 Datasheet - Page 253

no-image

MC68HC708AS48

Manufacturer Part Number
MC68HC708AS48
Description
Advance Information
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
17.4.6 Idle Characters
17.4.7 Inversion of Transmitted Output
MC68HC708AS48
MOTOROLA
NOTE:
Rev. 4.0
An idle character contains all logic 1s and has no start, stop, or parity bit.
Idle character length depends on the M bit (mode character length) in
SCC1. The preamble is a synchronizing idle character that begins every
transmission.
If the TE bit (transmitter enable) is cleared during a transmission, the
PTE0/TxD pin becomes idle after completion of the transmission in
progress. Clearing and then setting the TE bit during a transmission
queues an idle character to be sent after the character currently being
transmitted.
When queueing an idle character, return the TE bit to logic 1 before the
stop bit of the current character shifts out to the PTE0/TxD pin. Setting
TE after the stop bit appears on PTE0/TxD causes data previously
written to the SCDR to be lost.
A good time to toggle the TE bit is when the SCTE bit becomes set and
just before writing the next byte to the SCDR.
The transmit inversion bit (TXINV) in SCI control register 1 (SCC1)
reverses the polarity of transmitted data. All transmitted values, including
idle, break, start, and stop bits, are inverted when TXINV is at logic 1.
(See
17.9.1 SCI Control Register
Serial Communications Interface (SCI)
1.)
Serial Communications Interface (SCI)
Functional Description
Advance Information
253

Related parts for MC68HC708AS48