MPC8543VTANGA Freescale Semiconductor, MPC8543VTANGA Datasheet - Page 69

no-image

MPC8543VTANGA

Manufacturer Part Number
MPC8543VTANGA
Description
Microprocessors - MPU PQ3 8543
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8543VTANGA

Product Category
Microprocessors - MPU
Rohs
yes
Processor Series
PowerQUICC III
Data Bus Width
32 bit
Maximum Clock Frequency
800 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Package / Case
BGA
I/o Voltage
1.8 V, 2.5 V, 3.3 V
Minimum Operating Temperature
0 C
16.2.3
Freescale Semiconductor
SD_REF_CLK
SD_REF_CLK
With on-chip termination to SGND_SRDSn (xcorevss), the differential reference clocks inputs are
HCSL (high-speed current steering logic) compatible DC-coupled.
Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can
be used but may need to be AC-coupled due to the limited common mode input range allowed (100
to 400 mV) for DC-coupled connection.
LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at
clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in
addition to AC-coupling.
Figure 41. Differential Reference Clock Input DC Requirements (External AC-Coupled)
Interfacing with Other Differential Signaling Levels
SD_REF_CLK
SD_REF_CLK
Figure 43
to the fact that clock driver chip's internal structure, output impedance, and
termination requirements are different between various clock driver chip
manufacturers, it is very possible that the clock circuit reference designs
provided by clock driver chip vendor are different from what is shown
below. They might also vary from one vendor to the other. Therefore,
Freescale Semiconductor can neither provide the optimal clock driver
reference circuits, nor guarantee the correctness of the following clock
driver connection reference circuits. The system designer is recommended
to contact the selected clock driver chip vendor for the optimal reference
circuits with the SerDes reference clock receiver requirement provided in
this document.
MPC8548E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 9
Figure 42. Single-Ended Reference Clock Input DC Requirements
through
200 mV < Input Amplitude or Differential Peak < 800 mV
400 mV < SD_REF_CLK Input Amplitude < 800 mV
Figure 46
below are for conceptual reference only. Due
NOTE
High-Speed Serial Interfaces (HSSI)
0 V
V
V
max
min
< V
> V
cm
cm
+ 400 mV
– 400 mV
V
cm
69

Related parts for MPC8543VTANGA