XC2VP7-5FFG896I Xilinx Inc, XC2VP7-5FFG896I Datasheet - Page 12
Manufacturer Part Number
IC FPGA VIRTEX-II PRO 896-FBGA
Specifications of XC2VP7-5FFG896I
Number Of Logic Elements/cells
Number Of Labs/clbs
Total Ram Bits
Number Of I /o
Voltage - Supply
1.425 V ~ 1.575 V
-40°C ~ 100°C
Package / Case
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
DS083 (v4.7) November 5, 2007
Array Functional Description
RocketIO or RocketIO X
Figure 1: Virtex-II Pro Generic Architecture Overview
This module describes the following Virtex™-II Pro func-
tional components, as shown in
Embedded RocketIO™ (up to 3.125 Gb/s) or
RocketIO X (up to 6.25 Gb/s) Multi-Gigabit
Processor blocks with embedded IBM PowerPC™ 405
RISC CPU core (PPC405) and integration circuitry.
FPGA fabric based on Virtex-II architecture.
Virtex-II Pro User Guides
Virtex-II Pro User Guides cover theory of operation in more
detail, and include implementation details, primitives and
attributes, command/instruction sets, and many HDL code
examples where appropriate. All parameter specifications
are given only in
of this Data Sheet.
1. Unless otherwise noted, "Virtex-II Pro" refers to members of the Virtex-II Pro and/or Virtex-II Pro X families.
© 2002–2007 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, the Brand Window, and other designated brands included herein are trademarks of Xilinx, Inc. PowerPC is
a trademark of IBM Corp. and is used under license. All other trademarks are the property of their respective owners.
DS083 (v4.7) November 5, 2007
Virtex-II Pro and Virtex-II Pro X Platform FPGAs:
These User Guides are available:
For detailed descriptions of PPC405 embedded core
programming models and internal core operations, see
PowerPC Processor Reference Guide
405 Processor Block Reference Guide
For detailed RocketIO transceiver digital/analog design
For detailed RocketIO X transceiver digital/analog
design considerations, see
For detailed descriptions of the FPGA fabric (CLB, IOB,
DCM, etc.), see
All of the documents above, as well as a complete listing
and description of Xilinx-developed Intellectual Property
cores for Virtex-II Pro, are available on the Xilinx website.
Contents of This Module
Functional Description: RocketIO X Multi-Gigabit
Functional Description: RocketIO Multi-Gigabit
Functional Description: Processor Block
Functional Description: Embedded PowerPC 405 Core
Functional Description: FPGA
Virtex-II Pro Compared to Virtex-II Devices
Virtex-II Pro devices are built on the Virtex-II FPGA archi-
tecture. Most FPGA features are identical to Virtex-II
devices. Major differences are described below:
The Virtex-II Pro FPGA family is the first to incorporate
embedded PPC405 and RocketIO/RocketIO X cores.
3.3V as for Virtex-II devices. Advanced processing at
0.13 μm has resulted in a smaller die, faster speed,
and lower power consumption.
Virtex-II Pro devices are neither bitstream-compatible nor
pin-compatible with Virtex-II devices. However, Virtex-II
designs can be compiled into Virtex-II Pro devices.
On-chip input LVDS differential termination is available.
SSTL3, AGP-2X/AGP, LVPECL_33, LVDS_33, and
LVDSEXT_33 standards are not supported.
The open-drain output pin TDO does not have an
internal pull-up resistor.
RocketIO Transceiver User Guide
RocketIO X Transceiver
Virtex-II Pro Platform FPGA User
, the auxiliary supply voltage, is 2.5V instead of
Module 2 of 4