MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 1324

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
66-MHz Electrical Characteristics
G.10.2
PORESET or HRESET must be asserted during power-down prior to any supply dropping out of specified
operating conditions.
An additional constraint is placed on PORESET assertion since it is an asynchronous input. To assure that
the assertion of PORESET does not potentially cause stores to keep-alive RAM to be corrupted (store
single or store multiple) or non-coherent (store multiple), either of the following solutions is
recommended:
The amount of delay that should be added to PORESET assertion is dependent upon the frequency of
operation and the maximum number of store multiples executed that are required to be coherent. If store
multiples of more than 28 registers are needed and if the frequency of operation is lower that 66 MHz, the
delay added to PORESET assertion will need to be greater than 0.5 µs. In addition, if KAPWR features
are being used, PORESET should not be driven low while the V
G.11 AC Timing
Figure G-9
in
G-18
Figure G-10
Assert HRESET at least 0.5 µs prior to when PORESET is asserted.
Assert IRQ0 (non-maskable interrupt) at least 0.5 µs prior to when PORESET is asserted. The
service routine for IRQ0 should not perform any writes to keep-alive RAM.
displays generic examples of MPC561/MPC563 timing. Specific timing diagrams are shown
Keep-Alive RAM
through
Figure
G-35.
MPC561/MPC563 Reference Manual, Rev. 1.2
DDH
and V
DDL
supplies are off.
Freescale Semiconductor

Related parts for MPC564CZP40