EP2SGX90EF1152C4N Altera, EP2SGX90EF1152C4N Datasheet - Page 253

IC STRATIX II GX 90K 1152-FBGA

EP2SGX90EF1152C4N

Manufacturer Part Number
EP2SGX90EF1152C4N
Description
IC STRATIX II GX 90K 1152-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX90EF1152C4N

Number Of Logic Elements/cells
90960
Number Of Labs/clbs
4548
Total Ram Bits
4520448
Number Of I /o
558
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
1152-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
90960
# I/os (max)
558
Frequency (max)
732.1MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
90960
Ram Bits
4520448
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
For Use With
544-1725 - PCIE KIT W/S II GX EP2SGX90N544-1724 - SI KIT W/SII GX EP2SGX90N544-1702 - VIDEO KIT W/SII GX EP2SGX90N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1767
EP2SGX90EF35C4NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX90EF1152C4N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EP2SGX90EF1152C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX90EF1152C4N
Manufacturer:
ALTERA
0
(1)
Input delay
from pin to
internal
cells
Input delay
from pin to
input
register
Delay from
output
register to
output pin
Output
enable pin
delay
Table 4–81. Stratix II GX IOE Programmable Delay on Row Pins
Parameter
The incremental values for the settings are generally linear. For the exact delay associated with each setting, use the latest
version of the Quartus II software.
Pad to I/O
dataout to
logic array
Pad to I/O
input
register
I/O output
register to
pad
t
XZ
Affected
Paths
, t
ZX
Available
Settings
64
8
2
2
Default Capacitive Loading of Different I/O Standards
See
LVTTL
LVCMOS
2.5 V
1.8 V
1.5 V
PCI
PCI-X
SSTL-2 Class I
SSTL-2 Class II
Table 4–82. Default Loading of Different I/O Standards for Stratix II GX
Devices (Part 1 of 2)
Table 4–82
Offset
Min
Minimum
0
0
0
0
Timing
Offset
1782
2054
Max
332
320
I/O Standard
for default capacitive loading of different I/O standards.
Offset
Min
-3 Speed
0
0
0
0
Grade
Offset
2876
3270
Max
500
483
Offset
Min
0
0
0
0
-3 Speed
Grade
Note (1)
Offset
3020
3434
Max
525
507
Capacitive Load
Offset
Min
-4 Speed
0
0
0
0
10
10
0
0
0
0
0
0
0
Grade
Offset
3212
3652
Max
559
539
Offset
Min
-5 Speed
0
0
0
0
Grade
Unit
pF
pF
pF
pF
pF
pF
pF
pF
pF
Offset
3853
4381
Max
670
647
Unit
ps
ps
ps
ps

Related parts for EP2SGX90EF1152C4N