EP2SGX90EF1152C4N Altera, EP2SGX90EF1152C4N Datasheet - Page 293

IC STRATIX II GX 90K 1152-FBGA

EP2SGX90EF1152C4N

Manufacturer Part Number
EP2SGX90EF1152C4N
Description
IC STRATIX II GX 90K 1152-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX90EF1152C4N

Number Of Logic Elements/cells
90960
Number Of Labs/clbs
4548
Total Ram Bits
4520448
Number Of I /o
558
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
1152-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
90960
# I/os (max)
558
Frequency (max)
732.1MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
90960
Ram Bits
4520448
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
For Use With
544-1725 - PCIE KIT W/S II GX EP2SGX90N544-1724 - SI KIT W/SII GX EP2SGX90N544-1702 - VIDEO KIT W/SII GX EP2SGX90N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1767
EP2SGX90EF35C4NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX90EF1152C4N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EP2SGX90EF1152C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX90EF1152C4N
Manufacturer:
ALTERA
0
(1)
3.3-V LVTTL
3.3-V LVCMOS
2.5 V
1.8 V
1.5-V LVCMOS
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
1.8-V HSTL Class I
1.5-V HSTL Class I
LVDS
3.3-V LVTTL
3.3-V LVCMOS
2.5 V
1.8 V
1.5-V LVCMOS
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
DDIO Column Output I/O
Table 4–101. Maximum DCD for DDIO Output on Row I/O Pins Without PLL in the Clock Path for -4 and -5
Devices
Table 4–102. Maximum DCD for DDIO Output on Column I/O Pins Without PLL in the Clock Path for -3
Devices (Part 1 of 2)
Maximum DCD (ps) for
Maximum DCD (ps) for
Row DDIO Output I/O
Table 4–101
Standard
Standard
Note (1)
assumes the input clock has zero DCD.
Note (1)
3.3/2.5V
Therefore, the DCD percentage for the output clock is from 48.4% to
51.6%.
3.3/2.5V
260
210
195
150
255
175
170
155
440
390
375
325
430
355
350
335
330
330
180
TTL/CMOS
TTL/CMOS
Input IO Standard (No PLL in the Clock Path)
Input I/O Standard (No PLL in the Clock Path)
1.8/1.5V
1.8/1.5V
380
330
315
265
370
295
290
275
495
450
430
385
490
410
405
390
385
390
180
SSTL-2
SSTL-2
2.5V
145
100
140
85
85
2.5V
65
60
55
170
120
105
160
180
90
85
80
65
60
60
SSTL/HSTL
SSTL/HSTL
1.8/1.5V
1.8/1.5V
145
100
140
160
110
100
155
180
85
85
65
60
50
95
75
70
65
70
70
HSTL12
1.2V
145
100
140
85
85
65
60
50
LVDS
3.3V
105
135
100
105
110
105
180
75
90
85
90
Unit
ps
ps
ps
ps
ps
ps
ps
ps
Unit
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps
ps

Related parts for EP2SGX90EF1152C4N