MC68HC708XL36 FREESCALE [Freescale Semiconductor, Inc], MC68HC708XL36 Datasheet - Page 210

no-image

MC68HC708XL36

Manufacturer Part Number
MC68HC708XL36
Description
HCMOS Microcontroller Unit
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
SPI
Transmission
Format When
CPHA = 1
MC68HC708XL36
210
(FOR REFERENCE)
Figure 6
should not be used as a replacement for data sheet parametric
information. Two waveforms are shown for SPSCK: one for CPOL = 0
and another for CPOL = 1. The diagram may be interpreted as a master
or slave timing diagram since the serial clock (SPSCK), master in/slave
out (MISO), and master out/slave in (MOSI) pins are directly connected
between the master and the slave. The MISO signal is the output from
the slave, and the MOSI signal is the output from the master. The SS line
is the slave select input to the slave. The slave SPI drives its MISO
output only when its slave select input (SS) is at logic 0, so that only the
selected slave drives to the master. The SS pin of the master is not
shown but is assumed to be inactive. The SS pin of the master must be
high or must be reconfigured as general-purpose I/O not affecting the
SPI. (See
begins driving its MOSI pin on the first SPSCK edge. Therefore, the
slave uses the first SPSCK edge as a start transmission signal. The SS
pin can remain low between transmissions. This format may be
preferable in systems having only one master and only one slave driving
the MISO data line.
CAPTURE STROBE
SPSCK (CPOL = 0)
SPSCK (CPOL =1)
(FROM MASTER)
SPSCK CYCLE #
SS (TO SLAVE)
(FROM SLAVE)
Freescale Semiconductor, Inc.
For More Information On This Product,
MOSI
MISO
shows an SPI transmission in which CPHA is logic 1. The figure
Mode Fault Error
Go to: www.freescale.com
Figure 6. Transmission Format (CPHA = 1)
MSB
MSB
1
SPI
BIT 6
BIT 6
2
on page 218.) When CPHA = 1, the master
BIT 5
BIT 5
3
BIT 4
BIT 4
4
BIT 3
BIT 3
5
BIT 2
BIT 2
6
BIT 1
BIT 1
7
MOTOROLA
LSB
8
LSB
10-spi_c

Related parts for MC68HC708XL36