EZ80F92AZ020EG Zilog, EZ80F92AZ020EG Datasheet - Page 121

IC ACCLAIM MCU 128KB 100LQFP

EZ80F92AZ020EG

Manufacturer Part Number
EZ80F92AZ020EG
Description
IC ACCLAIM MCU 128KB 100LQFP
Manufacturer
Zilog
Series
eZ80® Acclaim!®r
Datasheets

Specifications of EZ80F92AZ020EG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, WDT
Number Of I /o
24
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
100-LQFP
Processor Series
EZ80F92x
Core
eZ80
Data Bus Width
8 bit
Data Ram Size
8 KB
Interface Type
I2C, IrDA, SPI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
24
Number Of Timers
6
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Development Tools By Supplier
eZ80F920200ZCOG
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
 Details
Other names
269-3871
EZ80F92AZ020EG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F92AZ020EG
Manufacturer:
Zilog
Quantity:
10 000
PS015313-0508
UART Interrupt Identification Register
The Read Only UARTx_IIR register allows the user to check whether the FIFO is enabled
and the status of interrupts. These registers share the same I/O addresses as the
UARTx_FCTL registers. See
Table 57. UART Interrupt Identification Registers(UART0_IIR = 00C2h, UART1_IIR =
Table 58. UART Interrupt Status Codes
00D2h)
Bit
Reset
CPU Access
Note: R = Read only.
Bit
Position
[7:6]
FSTS
[5:4]
[3:1]
INSTS
0
INTBIT
INSTS
Value
011
010
110
101
Priority
Highest
Second
Third
Fourth
Value
00
10
11
00
000–
110
0
1
Description
FIFO is disabled.
Receive FIFO is disabled (MULTIDROP mode).
FIFO is enabled.
Reserved.
Interrupt Status Code
The code indicated in these three bits is valid only if INTBIT is
1. If two internal interrupt sources are active and their
respective enable bits are High, only the higher priority
interrupt is seen by the application. The lower-priority interrupt
code is indicated only after the higher-priority interrupt is
serviced.
There is an active interrupt source within the UART.
There is not an active interrupt source within the UART.
Interrupt Type
Receiver Line Status
Receiver Data Ready or Trigger Level
Character Time-out
Transmission Complete
R
7
0
Table 57
R
Table 58
6
0
and
Table
R
5
0
lists the interrupt status codes.
Universal Asynchronous Receiver/Transmitter
58.
R
4
0
R
3
0
Product Specification
R
2
0
eZ80F92/eZ80F93
R
1
0
R
0
1
114

Related parts for EZ80F92AZ020EG