EP1S40B956C5 Altera, EP1S40B956C5 Datasheet - Page 672

IC STRATIX FPGA 40K LE 956-BGA

EP1S40B956C5

Manufacturer Part Number
EP1S40B956C5
Description
IC STRATIX FPGA 40K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S40B956C5

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S40B956C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
0
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S40B956C5N
Manufacturer:
ALTERA
0
Introduction
9–2
Stratix Device Handbook, Volume 2
The SONET/SDH specification outlines the frame format, multiplexing
method, synchronization method, and optical interface between the
equipment, as well as the specific optical interface.
SONET/SDH continues to play a key role in the next generation of
networks for many carriers. In the core network, the carriers offer services
such as telephone, dedicated leased lines, and Internet protocol (IP) data,
which are continuously transmitted. The individual data channels are not
transmitted on separate lines; instead, they are multiplexed into higher
speeds and transmitted on SONET/SDH networks at the corresponding
transmission speed.
Figure 9–2
as follows:
1.
2.
3.
4.
5.
6.
7.
The SONET/SDH line card first takes a high-speed serial optical
signal and converts it into a high-speed serial electrical signal. The
devices are called physical media dependent (PMD) devices.
The system then recovers the clock from the electrical data using a
clock data recovery (CDR) unit.
The SERDES parallelizes the data so that it can be manipulated
easily at lower clock rates.
The interface between the SERDES and framer is called the SERDES
framer interface. The interface requirements are defined by the OIF.
The framer identifies the beginning of the SONET/SDH frames and
monitors the performance of the system.
The mapper following the framer maps asynchronous transfer
mode (ATM) cells, IP packets, or T/E carrier signals into the SONET
frame.
The PHY-link layer interface provides a bus interface to packet/cell
processors or other link-layer devices.
shows a typical SONET/SDH line card. The system operates
Altera Corporation
July 2005

Related parts for EP1S40B956C5