EP1S40B956C5 Altera, EP1S40B956C5 Datasheet - Page 674

IC STRATIX FPGA 40K LE 956-BGA

EP1S40B956C5

Manufacturer Part Number
EP1S40B956C5
Description
IC STRATIX FPGA 40K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S40B956C5

Number Of Logic Elements/cells
41250
Number Of Labs/clbs
4125
Total Ram Bits
3423744
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S40B956C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
0
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA
Quantity:
1
Part Number:
EP1S40B956C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S40B956C5N
Manufacturer:
ALTERA
0
Introduction
9–4
Stratix Device Handbook, Volume 2
Figure 9–3. SFI-4 Interface Signals
The framer transmits outbound data via TXDATA[15..0] and is
received at the SERDES using TXCLK. TXCLK is derived from
TXCLK_SRC, which is provided by the OC-192 SERDES. The framer
receives incoming data on RXDATA[15..0] from the OC-192 SERDES.
The data received is latched on the rising edge of RXCLK.
provides the data rates and clock frequencies specified by SFI-4. The
modes of TXCLK are specified by the SFI-4 standard. In required mode
(622 MHz clock mode or 1 mode), TXCLK should run at 622.08 MHz. In
optional mode (311 MHz clock mode or 2 mode), TXCLK should run at
311.04 MHz.
TXDATA[15..0]
TXCLK
TXCLK_SRC
RXDATA[15..0]
RXCLK
REFCLK
Table 9–1. SFI-4 Interface Data Rates & Clock Frequencies
SONET Framer
SONET Framer
Transmitter
Receiver
Signal
TXDATA[15..0]
RXDATA[15..0]
TXCLK_SRC
RXCLK
TXCLK
622.08 Mbps
622.08 MHz or 311.04 MHz
622.08 MHz
622.08 Mbps
622.08 MHz
622.08 MHz
REFCLK
Performance
OC-192 SERDES
Recovered Clock
Transmitter
Receiver
Altera Corporation
Table 9–1
July 2005

Related parts for EP1S40B956C5