LPC47M182 SMSC Corporation, LPC47M182 Datasheet - Page 121

no-image

LPC47M182

Manufacturer Part Number
LPC47M182
Description
ADVANCED I/O CONTROLLER WITH MOTHERBOARD GLUE LOGIC
Manufacturer
SMSC Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
1
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
6 382
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LPC47M182-NW
Manufacturer:
LINEAR
Quantity:
1 630
Part Number:
LPC47M182-NW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LPC47M182-NW
Manufacturer:
SMSC-Pbf
Quantity:
6
Part Number:
LPC47M182-NW
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LPC47M182-NW
Quantity:
500
Part Number:
LPC47M182E-NW
Manufacturer:
Microchip Technology
Quantity:
10 000
Advanced I/O Controller with Motherboard GLUE Logic
Datasheet
7.25.12 Soft Power Down Mode
7.25.13 Hard Power Down Mode
7.25.14 Interrupts
7.25.15 Memory Configurations
7.25.16 Register Definitions
SMSC LPC47M182
Status Register
This register is cleared on a reset. This register is read-only for the Host and read/write by the LPC47M182
CPU.
UD
This mode is entered by executing a HALT instruction. The execution of program code is halted until
either RESET is driven active or a data byte is written to the DBBIN register by a master CPU. If this
mode is exited using the interrupt, and the IBF interrupt is enabled, then program execution resumes with
a CALL to the interrupt routine, otherwise the next instruction is executed. If it is exited using RESET then
a normal reset sequence is initiated and program execution starts from program memory location 0.
This mode is entered by executing a STOP instruction.
oscillator driver cell. When either RESET is driven active or a data byte is written to the DBBIN register
by a master CPU, this mode will be exited (as above). However, as the oscillator cell will require an
initialization time, either RESET must be held active for sufficient time to allow the oscillator to stabilize.
Program execution will resume as above.
The LPC47M182 provides the two 8042 interrupts: IBF and the Timer/Counter Overflow.
The LPC47M182 provides 2K of on-chip ROM and 256 bytes of on-chip RAM.
Host I/F Data Register
The Input Data register and Output Data register are each 8 bits wide. A write to this 8 bit register will load
the Keyboard Data Read Buffer, set the OBF flag and set the KIRQ output if enabled. A read of this
register will read the data from the Keyboard Data or Command Write Buffer and clear the IBF flag. Refer
to the KIRQ and Status register descriptions for more information.
Host I/F Status Register
The Status register is 8 bits wide.
Table 7.12 shows the contents of the Status register.
UD
D7
Writable by LPC47M182 CPU. These bits are user-definable.
UD
D6
UD
D5
Table 7.12 - Status Register
DATASHEET
UD
D4
121
C/D
D3
Revision 1.8 SMSC/Non-SMSC Register Sets (02-24-05)
The oscillator is stopped by disabling the
UD
D2
IBF
D1
OBF
D0

Related parts for LPC47M182