LPC47M182 SMSC Corporation, LPC47M182 Datasheet - Page 182

no-image

LPC47M182

Manufacturer Part Number
LPC47M182
Description
ADVANCED I/O CONTROLLER WITH MOTHERBOARD GLUE LOGIC
Manufacturer
SMSC Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
1
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
6 382
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LPC47M182-NW
Manufacturer:
LINEAR
Quantity:
1 630
Part Number:
LPC47M182-NW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LPC47M182-NW
Manufacturer:
SMSC-Pbf
Quantity:
6
Part Number:
LPC47M182-NW
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LPC47M182-NW
Quantity:
500
Part Number:
LPC47M182E-NW
Manufacturer:
Microchip Technology
Quantity:
10 000
Note 1:
Revision 1.8 SMSC/Non-SMSC Register Sets (02-24-05)
0x00
0x01
0x02
0x03
0x04
0x05
0x06
0x07
Config.
Port
LOGICAL
LOGICAL
NUMBER
NUMBER
DEVICE
DEVICE
This chip uses address bits [A11:A0] to decode the base address of each of its logical devices. Bit 6 of the
OSC Global Configuration Register (CR24) must be set to ‘1’ and Address Bits [A15:A12] must be ‘0’ for
16 bit address qualification.
FDC
Reserved
Serial Port 2
Parallel
Port
Serial Port 1
Reserved
Reserved
KYBD
Config. Port
LOGICAL
LOGICAL
DEVICE
DEVICE
Table 11.8 – Logical Device I/O Address, LD_NUM Bit = 1
0x60,0x61
n/a
0x60,0x61
0x60,0x61
0x60,0x61
n/a
n/a
n/a
0x26, 0x27
REGISTER
REGISTER
INDEX
INDEX
DATASHEET
[0x0100:0x0FF8]
ON 8 BYTE BOUNDARIES
n/a
[0x0100:0x0FF8]
ON 8 BYTE BOUNDARIES
[0x0100:0x0FFC]
ON 4 BYTE BOUNDARIES
(EPP Not supported)
or
[0x0100:0x0FF8]
ON 8 BYTE BOUNDARIES
(all modes supported,
EPP is only available when
the base address is on an 8-
byte boundary)
[0x0100:0x0FF8]
ON 8 BYTE BOUNDARIES
n/a
n/a
Not Relocatable
Fixed Base Address: 60,64
0x0100:0x0FFE
On 2 byte boundaries
BASE I/O
BASE I/O
(NOTE 1)
(NOTE 1)
182
RANGE
RANGE
Advanced I/O Controller with Motherboard GLUE Logic
+0 : SRA
+1 : SRB
+2 : DOR
+3 : TSR
+4 : MSR/DSR
+5 : FIFO
+7 : DIR/CCR
n/a
+0 : RB/TB/LSB div
+1 : IER/MSB div
+2 : IIR/FCR
+3 : LCR
+4 : MSR
+5 : LSR
+6 : MSR
+7 : SCR
+0 : Data/ecpAfifo
+1 : Status
+2 : Control
+400h : cfifo/ecpDfifo/tfifo/cnfgA
+401h : cnfgB
+402h : ecr
+3 : EPP Address
+4 : EPP Data 0
+5 : EPP Data 1
+6 : EPP Data 2
+7 : EPP Data 3
+0 : RB/TB/LSB div
+1 : IER/MSB div
+2 : IIR/FCR
+3 : LCR
+4 : MSR
+5 : LSR
+6 : MSR
+7 : SCR
n/a
n/a
+0 : Data Register
+4 : Command/Status Reg.
See Configuration Register
Summary table. Accessed through
the index and DATA ports located at
the Configuration Port address and
the Configuration Port address +1
respectively.
BASE OFFSETS
BASE OFFSETS
FIXED
FIXED
SMSC LPC47M182
Datasheet

Related parts for LPC47M182