LPC47M182 SMSC Corporation, LPC47M182 Datasheet - Page 49
LPC47M182
Manufacturer Part Number
LPC47M182
Description
ADVANCED I/O CONTROLLER WITH MOTHERBOARD GLUE LOGIC
Manufacturer
SMSC Corporation
Datasheet
1.LPC47M182.pdf
(223 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
1
Part Number:
LPC47M182-NR
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LPC47M182-NW
Manufacturer:
LINEAR
Quantity:
1 630
Company:
Part Number:
LPC47M182-NW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LPC47M182-NW
Manufacturer:
SMSC
Quantity:
20 000
Company:
Part Number:
LPC47M182E-NW
Manufacturer:
Microchip Technology
Quantity:
10 000
Advanced I/O Controller with Motherboard GLUE Logic
Datasheet
6.4.10 DIGITAL INPUT REGISTER (DIR)
SMSC LPC47M182
Address 3F7 READ ONLY
This register is read-only in all modes.
PC-AT Mode
BIT 0 – 6 UNDEFINED
The data bus outputs D0 – 6 are read as ‘0’.
BIT 7 DSKCHG
This bit monitors the pin of the same name and reflects the opposite value seen on the disk cable or the
value programmed in the Force Disk Change Register. The register is located in the Power Control Logical
Device (when LD_NUM=0) or Runtime Register Block Logical Device (when LD_NUM=1)at offset 0x18.
PS/2 Mode
BIT 0 nHIGH DENS
This bit is low whenever the 500 Kbps or 1 Mbps data rates are selected, and high when 250 Kbps and
300 Kbps are selected.
BITS 1 – 2 DATA RATE SELECT
These bits control the data rate of the floppy controller. See Table 6.8 for the settings corresponding to the
individual data rates. The data rate select bits are unaffected by a software reset, and are set to 250
Kbps after a hardware reset.
BITS 3 – 6 UNDEFINED
Always read as a logic “1”
BIT 7 DSKCHG
This bit monitors the pin of the same name and reflects the opposite value seen on the disk cable or the
value programmed in the Force Disk Change Register. This register is located in the Power Control
Logical Device (when LD_NUM=0) or Runtime Register Block Logical Device (when LD_NUM=1)at offset
0x18.
RESET
RESET
COND.
COND.
CHG
CHG
DSK
DSK
N/A
N/A
7
7
N/A
N/A
6
0
6
1
DATASHEET
N/A
N/A
5
0
5
1
49
N/A
N/A
4
0
4
1
N/A
N/A
3
0
3
1
Revision 1.8 SMSC/Non-SMSC Register Sets (02-24-05)
DRATE
SEL1
N/A
N/A
2
0
2
DRATE
SEL0
N/A
N/A
1
0
1
nHIGH
DENS
N/A
0
0
0
1