SAM9RL64 Atmel Corporation, SAM9RL64 Datasheet - Page 215

no-image

SAM9RL64

Manufacturer Part Number
SAM9RL64
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9RL64

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
118
Ext Interrupts
118
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
5
Ssc
2
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Adc Channels
6
Adc Resolution (bits)
10
Adc Speed (ksps)
220
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
ARM DDI 0029G
Name
nRESET
Not reset
nRW
Not read, write
nTDOEN
Not TDO enable
nTRANS
Not memory translate
nTRST
Not test reset
nWAIT
Not wait
PCLKBS
Boundary scan
update clock
Copyright © 1994-2001. All rights reserved.
Type
IC
O8
O4
O8
IC
IC
O4
Description
Used to start the processor from a known address.
A LOW level causes the instruction being executed to terminate
abnormally.
This signal must be held LOW for at least two clock cycles, with nWAIT
held HIGH.
When LOW the processor performs internal cycles with the address
incrementing from the point where reset was activated. The address
overflows to zero if nRESET is held beyond the maximum address limit.
When HIGH for at least one clock cycle, the processor restarts from
address 0.
When the processor is performing a read cycle, this is LOW.
This is one of the signals controlled by APE, ALE, and ABE.
When serial data is being driven out on TDO this is LOW.
Usually used as an output enable for a TDO pin in a packaged part.
When the processor is in User mode, this is LOW.
It can be used either to tell the memory management system when
address translation is turned on, or as an indicator of non-User mode
activity.
This is one of the signals controlled by APE, ALE, and ABE.
Reset signal for the boundary-scan logic. This pin must be pulsed or
driven LOW to achieve normal device operation, in addition to the
normal device reset, nRESET.
See Chapter 5 Debug Interface.
When LOW the processor extends an access over a number of cycles of
MCLK, which is useful for accessing slow memory or peripherals.
Internally, nWAIT is logically ANDed with MCLK and must only
change when MCLK is LOW.
If nWAIT is not used it must be tied HIGH.
This is used by an external boundary-scan chain as the update clock.
This must be left unconnected, if an external boundary-scan chain is not
connected.
Table A-3 Signal Descriptions (continued)
Signal Description
A-9

Related parts for SAM9RL64