SAM9RL64 Atmel Corporation, SAM9RL64 Datasheet - Page 91

no-image

SAM9RL64

Manufacturer Part Number
SAM9RL64
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9RL64

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
240 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
118
Ext Interrupts
118
Usb Transceiver
1
Usb Speed
Hi-Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
5
Ssc
2
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Adc Channels
6
Adc Resolution (bits)
10
Adc Speed (ksps)
220
Resistive Touch Screen
Yes
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
64
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No / Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
ARM DDI 0029G
The macrocell has an additional bus control signal, nENIN that allows the external
system to manually tristate the bus. In the simplest systems, nENIN can be tied LOW
and nENOUT can be ignored. In many applications, when the external data bus is a
shared resource, greater control might be required. In this situation, nENIN can be used
to delay when the external bus is driven.
For backwards compatibility, DBE is also included. At the macrocell level, DBE and
nENIN have almost identical functionality and in most applications one can be tied to
keep the data bus enabled.
The processor has another output control signal called TBE. This signal is usually only
used during test and must be tied HIGH when not in use. When driven LOW, TBE
forces all tristateable outputs to high impedance, it is as though both DBE and ABE
have been driven LOW, causing the data bus, the address bus, and all other signals
normally controlled by ABE to become high impedance.
There is no scan cell on TBE. Therefore, TBE is completely independent of scan data
and can be used to put the outputs into a high impedance state while scan testing takes
place.
Table 3-6 lists the tristate control of the processor outputs.
Note
Note
Copyright © 1994-2001. All rights reserved.
Table 3-6 Tristate control of processor outputs
Processor output
A[31:0]
D[31:0]
nRW
LOCK
MAS[1:0]
nOPC
nTRANS
ABE
Yes
-
Yes
Yes
Yes
Yes
Yes
Memory Interface
DBE
-
Yes
-
-
-
-
-
TBE
Yes
Yes
Yes
Yes
Yes
Yes
Yes
3-21

Related parts for SAM9RL64