Z16F2800100ZCOG Zilog, Z16F2800100ZCOG Datasheet - Page 208

DEV KIT FOR Z16F ZNEO

Z16F2800100ZCOG

Manufacturer Part Number
Z16F2800100ZCOG
Description
DEV KIT FOR Z16F ZNEO
Manufacturer
Zilog
Series
ZNEO™r
Type
MCUr

Specifications of Z16F2800100ZCOG

Contents
Evaluation Board, Software and Documentation
For Use With/related Products
Z16F Series
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4537
Table 98. ESPI Data Register (ESPIDATA)
Table 99. ESPI Transmit Data Command Register (ESPITDCR)
PS022008-0810
BITS
FIELD
RESET
R/W
ADDR
BITS
FIELD
RESET
R/W
ADDR
ESPI Transmit Data Command Register
R/W
R
7
X
7
0
load the Transmit Data register unless
last bit received resides in bit position 0.
With the ESPI configured as a Master, writing a data byte to this register initiates the data
transmission. With the ESPI configured as a Slave, writing a data byte to this register
loads the shift register in preparation for the next data transfer with the external Master. In
either the Master or Slave modes, if TDRE = 0, writes to this register are ignored.
When the character length is less than 8 bits (as set by the NUMBITS field in the ESPI
Mode register), the transmit character must be left justified in the ESPI Data register. A
received character of less than 8 bits is right justified (last bit received is in bit position 0).
For example, if the ESPI is configured for 4-bit characters, the transmit characters must be
written to ESPIDATA[7:4] and the received characters are read from ESPIDATA[3:0].
DATA—Data
Transmit and/or receive data. Writes to the ESPIDATA register load the shift register.
Reads from the ESPIDATA register return the value of the receive data register.
The ESPI Transmit Data Command register (see
when it is configured as an output (MASTER mode). The TEOF and SSV bits are
controlled by the DMA interface as well as by a bus write to this register.
R/W
X
R
6
6
0
R/W
R
5
X
5
0
P R E L I M I N A R Y
R/W
X
R
4
4
0
FF_E260H
FF_E261H
TDRE = 0
DATA
R/W
. Data is shifted out starting with bit 7. The
R
3
X
3
0
Table
Enhanced Serial Peripheral Interface
99) provides control of the SS pin
R/W
X
R
2
2
0
Product Specification
ZNEO
TEOF
R/W
R/W
1
X
1
0
Z16F Series
R/W
SSV
R/W
X
0
0
0
192

Related parts for Z16F2800100ZCOG