Z16F2800100ZCOG Zilog, Z16F2800100ZCOG Datasheet - Page 323

DEV KIT FOR Z16F ZNEO

Z16F2800100ZCOG

Manufacturer Part Number
Z16F2800100ZCOG
Description
DEV KIT FOR Z16F ZNEO
Manufacturer
Zilog
Series
ZNEO™r
Type
MCUr

Specifications of Z16F2800100ZCOG

Contents
Evaluation Board, Software and Documentation
For Use With/related Products
Z16F Series
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4537
PS022008-0810
DEBUG HALT Mode
Reading and Writing Memory
During debugging, it is appropriate to stop the CPU from executing instructions. This is
done by placing the device in DEBUG HALT mode. The operating characteristics of the
ZNEO Z16F Series devices in DEBUG HALT mode are:
Entering DEBUG HALT mode
The device enters DEBUG HALT mode by any of the following operations:
Exiting DEBUG HALT mode
The device exits DEBUG HALT mode by any of the following operations:
Most debugging functions are accomplished by reading and writing control registers. 
The OCD hardware has the capability of reading and writing memory when the CPU is
running.
When a read or write request from the OCD hardware occurs, the OCD steals the bus for
the number of cycles needed to complete the read or write operation. This bus stealing
occurs on a per byte basis, not a per command basis. Since the debugger operates serially,
it takes several clock cycles to transmit or receive a character.
If the debugger receives a command to read or write a block of memory, it will not steal
the bus for the entire read or write command. The debugger will only steal the bus for a
short period of time for each data byte. A debug write cycle will occur after a byte has
been received during a write operation. A debug read cycle will occur when the transmit-
ter is empty during a read operation.
The ZNEO CPU fetch unit stops, idling the ZNEO CPU.
All enabled on-chip peripherals operate unless in STOP mode.
Constantly refreshes the WDT, if enabled.
Write the DBGHALT bit in the DBGCTL register to 1 using the OCD interface.
ZNEO CPU execution of
Hardware breakpoint match.
Clearing the
Power-on reset.
Voltage Brownout reset.
Asserting the RESET pin Low to initiate a Reset.
DBGHALT
bit in the DBGCTL register to 0.
P R E L I M I N A R Y
BRK
instruction (when enabled).
Product Specification
ZNEO
On-Chip Debugger
Z16F Series
307

Related parts for Z16F2800100ZCOG