Z16F2800100ZCOG Zilog, Z16F2800100ZCOG Datasheet - Page 70

DEV KIT FOR Z16F ZNEO

Z16F2800100ZCOG

Manufacturer Part Number
Z16F2800100ZCOG
Description
DEV KIT FOR Z16F ZNEO
Manufacturer
Zilog
Series
ZNEO™r
Type
MCUr

Specifications of Z16F2800100ZCOG

Contents
Evaluation Board, Software and Documentation
For Use With/related Products
Z16F Series
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4537
PS022008-0810
Table 17. External Interface Timing for a Read Operation - ISA Mode
Parameter
T
T
T
T
T
T
T
T
T
T
T
T
T
T
1
2
3
4
5
6
7
8
9
10
11
12
13
14
External Interface Read Timing - ISA Mode
Figure 15
performing a Read operation in ISA mode. In
state generator has been configured to provide 2 Wait states during Read operations. 
In
configured for active Low operation. The Read signal (RD) timing is shown for both
NORMAL and ISA modes.
Abbreviation
XIN Rise to Address Valid Delay
XIN Rise to Address Output Hold Time
Data Input Valid to XIN Rise Setup Time
XIN Rise to Data Input Hold Time
XIN Rise to CS Assertion Delay
XIN Rise to CS Deassertion Hold Time
XIN Fall to RD Assertion Delay
XIN Fall to RD Deassertion Hold Time
WAIT Input Pin Assertion to XIN Rise Setup Time
WAIT Input Pin Deassertion to XIN Rise Setup Time
XIN Rise to DMAACK Assertion Delay
XIN Rise to DMAACK Deassertion Hold Time
XIN Rise to BHEN or BLEN Assertion Delay
XIN Rise to BHEN or BLEN Deassertion Hold Time
Figure 15
on page 56 and
on page 56, it is also assumed that the chip select (CS) signals have been
Table 17
P R E L I M I N A R Y
provide timing information for the external interface
Figure 15
on page 56, it is assumed the Wait
Minimum
3
3
3
3
1
1
3
3
Delay (ns)
Product Specification
ZNEO
Maximum
External Interface
10
10
10
10
10
3
Z16F Series
55

Related parts for Z16F2800100ZCOG