Z16F2800100ZCOG Zilog, Z16F2800100ZCOG Datasheet - Page 225

DEV KIT FOR Z16F ZNEO

Z16F2800100ZCOG

Manufacturer Part Number
Z16F2800100ZCOG
Description
DEV KIT FOR Z16F ZNEO
Manufacturer
Zilog
Series
ZNEO™r
Type
MCUr

Specifications of Z16F2800100ZCOG

Contents
Evaluation Board, Software and Documentation
For Use With/related Products
Z16F Series
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4537
PS022008-0810
Software Control of I
Master Transactions
The I
MODE[1:0]
Master/Slave or Slave only mode and configures the slave for 7-bit or 10-bit addressing
recognition. The baud rate High and Low Byte Registers must be programmed for the I
baud rate in slave mode as well as in master mode. In slave mode, the baud rate value
programmed must match the master's baud rate within +/- 25% for proper operation.
MASTER/SLAVE mode is used for:
In Slave-only mode the
initiate a master transaction by accident). This restricts the operation to slave only mode
and prevents accidental operation in master mode.
Software controls I
controller or by polling the I
To use interrupts, the I
followed by executing an
set to enable transmit interrupts. An I
Status register to determine the cause of the interrupt.
To control transactions by polling, the interrupt bits (TDRE, RDRF, SAM, ARBLST,
SPRS, and NCKI) in the I
regardless of the state of the TXI bit.
The following sections describe the Master read and write transactions to both 7- and 
10-bit Slaves.
Master Arbitration
If a Master loses arbitration during the address byte, it releases the SDA line, switches to
SLAVE mode and monitors the address to determine if it is selected as a Slave. If a Master
loses arbitration during a transmit data byte, it releases the SDA line and waits for the next
STOP or START condition.
The Master detects a loss of arbitration when a 1 is transmitted but a 0 is received from the
bus in the same bit time. This loss occurs if more than one Master is simultaneously
accessing the bus. Loss of arbitration occurs during the address phase (two or more
Masters accessing different Slaves) or during the data phase when the Masters are
attempting to write different data to the same Slave.
Master only operation in a single master, one or more slave I
Master/Slave in a multi-master, multi-slave I
Slave only operation in an I
2
C Controller is configured using the I
field of the I
2
2
C Transactions
C transactions by enabling the I
2
C interrupt must be enabled in the Interrupt Controller and
START
2
EI
2
C Mode register allows configuring the I
P R E L I M I N A R Y
C Status register must be polled. The
2
instruction. The TXI bit in the I
C Status register.
2
bit of the I
C system.
2
C interrupt service routine then verifies the I
2
C Control register is ignored (software cannot
2
C Control and I
2
C system.
2
C Controller interrupt in the interrupt
2
2
C Mode registers. The
C Control register must be
I
2
2
C Master/Slave Controller
Product Specification
TDRE
C system.
ZNEO
2
C Controller for
bit asserts
Z16F Series
2
C
2
C
209

Related parts for Z16F2800100ZCOG