R5S77631Y266BGV Renesas Electronics America, R5S77631Y266BGV Datasheet - Page 482

IC SUPERH MPU ROMLESS 499BGA

R5S77631Y266BGV

Manufacturer Part Number
R5S77631Y266BGV
Description
IC SUPERH MPU ROMLESS 499BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7780r
Datasheet

Specifications of R5S77631Y266BGV

Core Processor
SH-4A
Core Size
32-Bit
Speed
266MHz
Connectivity
Audio Codec, I²C, MMC, SCI, SIM, SIO, SSI, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
107
Program Memory Type
ROMless
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.15 V ~ 1.35 V
Data Converters
A/D 4x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
499-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S77631Y266BGV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 12 DDR-SDRAM Interface (DDRIF)
Figure 12.1 shows a block diagram of the DDRIF.
• The SuperHyway bus interface (SHIF) is an interface between the CPU and SDRAM. The
• The LCDC interface (LCDIF) is an interface with the LCDC. The bus width is 32 bits and the
• The arbiter (ARBT) arbitrates SHIF that accesses the DDR-SDRAM and LCDIF requests
• The DDR-SDRAM controller (DDRC) controls read/write accesses to the DDR-SDRAM.
Rev. 2.00 May 22, 2009 Page 412 of 1982
REJ09B0256-0200
SuperHyway bus protocol is used for interface. The bus width is 64 bits and the maximum
operating frequency is 133 MHz.
maximum operating frequency is 66 MHz.
among the requests from the abovementioned interfaces.
Commands are issued and read data is received according to the specified timing of the DDR-
SDRAM. Arbitration between the interfaces described above is performed with the priority
order determination defined separately. The I/O block that drives the DDR-SDRAM interface
signal and the register block related to the control of the DDR-SDRAM are included.
LCDC
SuperHyway bus
interface
interface
(LCDIF)
(SHIF)
LCDC
Figure 12.1 DDRIF Block Diagram
DDRIF
(ARBT)
Arbiter
From CPG
DDR-SDRAM
controller
(DDRC)
DLL
DDR
I/O
M_CLK0
M_CLK1
M_BKPRST
M_CKE
M_CS
M_RAS
M_CAS
M_WE
M_BA1, M_BA0
M_A13 to
M_A 0
M_DQM3 to
M_DQM0
M_DQS3 to
M_DQS0
M_D31 to
M_D0
M_VREF

Related parts for R5S77631Y266BGV