AT89C51SND2C-7FTUL Atmel, AT89C51SND2C-7FTUL Datasheet - Page 194

IC 8051 MCU FLASH 64K MP3 100BGA

AT89C51SND2C-7FTUL

Manufacturer Part Number
AT89C51SND2C-7FTUL
Description
IC 8051 MCU FLASH 64K MP3 100BGA
Manufacturer
Atmel
Series
89Cr
Datasheet

Specifications of AT89C51SND2C-7FTUL

Core Processor
8051
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, IDE/ATAPI, MMC, SPI, UART/USART, USB
Peripherals
Audio, I²S, MP3, PCM, POR, WDT
Number Of I /o
32
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
2.25K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.3 V
Data Converters
A/D 2x10b; D/A 2x20b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TFBGA
Data Bus Width
8 bit
Data Ram Size
2.25 KB
Interface Type
ATAPI, I2S, IDE, SPI, UART, USB
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
32
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
AT89C51SND2C7FTUL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89C51SND2C-7FTUL
Manufacturer:
ATMEL
Quantity:
4 371
Part Number:
AT89C51SND2C-7FTUL
Manufacturer:
Atmel
Quantity:
10 000
Table 21-6.
Table 21-7.
194
SSSTA
SSSTA
Status
Status
Code
Code
A8h
B0h
B8h
C0h
C8h
F8h
00h
Status of the TWI Bus
and TWI Hardware
Own SLA+R has been
received; ACK has
been returned
Arbitration lost in
SLA+R/W as master;
own SLA+R has been
received; ACK has
been returned
Data Byte in SSDAT
has been transmitted;
ACK has been
received
Data Byte in SSDAT
has been transmitted;
NOT ACK has been
received
Last data Byte in
SSDAT has been
transmitted
(SSAA= 0); ACK has
been received
Status of the TWI Bus
and TWI Hardware
No relevant state
information available;
SSI = 0
Bus error due to an
illegal START or STOP
condition
AT8xC51SND2C/MP3B
Status for Slave Transmitter Mode
Status for Miscellaneous States
To/From SSDAT
Write data Byte
Write data Byte
Write data Byte
Write data Byte
Write data Byte
Write data Byte
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
No SSDAT action
To/From SSDAT
No SSDAT action
No SSDAT action
Application Software Response
Application Software Response
SSSTA
SSSTA
X
X
X
X
X
X
0
0
1
1
0
0
1
1
0
No SSCON action
SSSTO
SSSTO
To SSCON
To SSCON
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
SSI
SSI
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
SSAA
SSAA
0
1
0
1
0
1
0
1
0
1
0
1
0
1
X
Next Action Taken by TWI Hardware
Last data Byte will be transmitted.
Data Byte will be transmitted.
Last data Byte will be transmitted.
Data Byte will be transmitted.
Last data Byte will be transmitted.
Data Byte will be transmitted.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA. A START condition
will be transmitted when the bus becomes free.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1. A START condition will be
transmitted when the bus becomes free.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1.
Switched to the not addressed slave mode; no
recognition of own SLA or GCA. A START condition
will be transmitted when the bus becomes free.
Switched to the not addressed slave mode; own
SLA will be recognized; GCA will be recognized if
SSGC = logic 1. A START condition will be
transmitted when the bus becomes free.
Next Action Taken by TWI Hardware
Wait or proceed current transfer.
Only the internal hardware is affected, no STOP
condition is sent on the bus. In all cases, the bus is
released and SSSTO is reset.
4341H–MP3–10/07

Related parts for AT89C51SND2C-7FTUL