h8s-2628 Renesas Electronics Corporation., h8s-2628 Datasheet - Page 537

no-image

h8s-2628

Manufacturer Part Number
h8s-2628
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
20.3
The PLL circuit multiplies the frequency of the clock from the oscillator by a factor of 1, 2, or 4.
The multiplication factor is set by the STC0 bit and the STC1 bit in LPWRCR. The phase of the
rising edge of the internal clock is controlled so as to match that at the EXTAL pin.
When the multiplication factor of the PLL circuit is changed, the operation varies according to the
setting of the STCS bit in SCKCR.
When STCS = 0, the setting becomes valid after a transition to software standby mode. The
transition time count is performed in accordance with the setting of bits STS2 to STS0 in SBYCR.
For details on SBYCR, refer to section 21.1.1, Standby Control Register (SBYCR).
1. The initial PLL circuit multiplication factor is 1.
2. STS2 to STS0 are set to give the specified transition time.
3. The target value is set in STC1 and STC0, and a transition is made to software standby mode.
4. The clock pulse generator stops and the value set in STC1 and STC0 becomes valid.
5. Software standby mode is cleared, and a transition time is secured in accordance with the
6. After the set transition time has elapsed, this LSI resumes operation using the target
If a PC break is set for the SLEEP instruction, software standby mode is entered and break
exception handling is executed after the oscillation settling time. In this case, the instruction
following the SLEEP instruction is executed after execution of the RTE instruction. When STCS =
1, this LSI operates on the changed multiplication factor immediately after bits STC1 and STC0
are rewritten.
20.4
The medium-speed clock divider divides the system clock to generate /2, /4, /8, /16, and /32.
20.5
The bus master clock selection circuit selects the clock supplied to the bus master by setting the
bits SCK2 to SCK0 in SCKCR. The bus master clock can be selected from high-speed mode, or
medium-speed clocks ( /2, /4, /8, /16, /32).
setting in STS2 to STS0.
multiplication factor.
PLL Circuit
Medium-Speed Clock Divider
Bus Master Clock Selection Circuit
Rev. 3.00 Oct 04, 2005 page 497 of 598
Section 20 Clock Pulse Generator
REJ09B0155-0300

Related parts for h8s-2628