XRT94L33IB-L Exar Corporation, XRT94L33IB-L Datasheet - Page 211

no-image

XRT94L33IB-L

Manufacturer Part Number
XRT94L33IB-L
Description
IC MAPPER DS3/E3/STS-1 504TBGA
Manufacturer
Exar Corporation
Datasheets

Specifications of XRT94L33IB-L

Applications
Network Switches
Interface
Bus
Voltage - Supply
3.14 V ~ 3.47 V
Package / Case
504-LBGA
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XRT94L33IB-L
Manufacturer:
Exar Corporation
Quantity:
10 000
xr
3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC DATA SHEET
STEP 1 – Write the value “1” into Bit 3 (Transmit ATM Cell Processor Block Interrupt Enable), within
the “Operation Block Interrupt Enable” Register – Byte 0” as depicted below.
Operation Block Interrupt Enable Register – Byte 0 (Address = 0x0017)
Note:
STEP 2 – Set Bit 4 (Cell Insertion Interrupt Enable), within the “Transmit ATM Cell Processor –
Interrupt Enable Register” to “1” as depicted below.
Transmit ATM Cell Processor – Interrupt Enable Register (Address = 0xNF0F)
This step enables the “Transmit Cell Insertion” Interrupt at the “Source-Level”. Once the user executes this
write operation, then the Transmit ATM Cell Processor block will generate an interrupt to the Microprocessor
anytime that the “Transmit Cell Insertion” Processor inserts a cell into the “Transmit Data Path” and “frees up”
space for a new ATM cell to be written into the “Cell Insertion” buffer.
This interrupt is most useful, when the Microprocessor is attempting to load a cell into the “Transmit Cell
Insertion” buffer, but determines that the “Transmit Cell Insertion” buffer is currently full.
Servicing the Transmit Cell Insertion Interrupt
Once the XRT94L33 generates an interrupt, then the user must develop the Interrupt Service routine such
that it executes the following steps.
Processor
ATM Cell
Interrupt
Receive
B
Enable
R/O
Block
B
R/W
IT
0
IT
0
7
7
Unused
This step enables the “Transmit ATM Cell Processor” block for Interrupt Generation, at the “Block Level”.
STS-3 TOH
B
R/O
IT
Receive
Interrupt
0
Enable
Block
B
R/W
6
IT
0
6
Extraction
Interrupt
Enable
B
R/W
Cell
POH Block
IT
0
SONET/
Interrupt
Receive
Enable
5
VC-3
B
R/W
IT
0
5
Insertion
Interrupt
Enable
B
R/W
Cell
Processor
Interrupt
IT
Receive
1
Enable
Block
B
PPP
R/W
4
IT
0
4
211
Extraction
Overflow
Interrupt
Memory
Enable
Processor
B
R/W
ATM Cell
Transmit
Cell
Interrupt
Enable
IT
0
Block
B
R/W
3
IT
1
3
Cell Insertion
Overflow
Interrupt
Memory
Enable
B
R/W
B
IT
0
R/O
IT
0
2
2
Unused
Detection of
HEC Byte
Interrupt
Enable
B
Error
R/W
B
R/O
IT
0
IT
0
1
1
XRT94L33
Detection of
Parity Error
Processor
Interrupt
Transmit
Interrupt
Enable
Enable
Rev.1.2.0.
B
Block
B
R/W
PPP
R/W
IT
IT
0
0
0
0

Related parts for XRT94L33IB-L