XC908AS60ACFU Motorola Semiconductor Products, XC908AS60ACFU Datasheet - Page 160

no-image

XC908AS60ACFU

Manufacturer Part Number
XC908AS60ACFU
Description
MC68HC908AZ60A, MC68HC908AS60A Hcmos Microcontroller Unit Technical Data
Manufacturer
Motorola Semiconductor Products
Datasheet
System Integration Module (SIM)
Technical Data
160
I BIT
R/W
IDB
IAB
INTERRUPT
MODULE
NOTE:
SP – 4
Hardware Interrupts
To maintain compatibility with the M68HC05, M6805 and M146805
Families the H register is not pushed on the stack during interrupt entry.
If the interrupt service routine modifies the H register or uses the indexed
addressing mode, software should save the H register and then restore
it prior to exiting the routine.
A hardware interrupt does not stop the current instruction. Processing
of a hardware interrupt begins after completion of the current
instruction. When the current instruction is complete, the SIM checks
all pending hardware interrupts. If interrupts are not masked (I bit
clear in the condition code register), and if the corresponding interrupt
enable bit is set, the SIM proceeds with interrupt processing;
otherwise, the next instruction is fetched and executed.
If more than one interrupt is pending at the end of an instruction
execution, the highest priority interrupt is serviced first.
demonstrates what happens when two interrupts are pending. If an
interrupt is pending upon exit from the original interrupt service
routine, the pending interrupt is serviced before the LDA instruction is
executed.
The LDA opcode is prefetched by both the INT1 and INT2 RTI
instructions. However, in the case of the INT1 RTI prefetch, this is a
redundant operation.
CCR
SP – 3
Figure 9-10. Interrupt Recovery
System Integration Module (SIM)
A
SP – 2
X
SP – 1
PC – 1 [7:0]
SP
PC – 1 [15:8]
PC
OPCODE
PC + 1
MC68HC908AZ60A — Rev 2.0
OPERAND
Figure 9-11
MOTOROLA

Related parts for XC908AS60ACFU