XC908AS60ACFU Motorola Semiconductor Products, XC908AS60ACFU Datasheet - Page 224

no-image

XC908AS60ACFU

Manufacturer Part Number
XC908AS60ACFU
Description
MC68HC908AZ60A, MC68HC908AS60A Hcmos Microcontroller Unit Technical Data
Manufacturer
Motorola Semiconductor Products
Datasheet
Computer Operating Properly (COP)
15.3 Functional Description
Technical Data
224
NOTE:
NOTE:
The COP counter is a free-running 6-bit counter preceded by a 12-bit
prescaler. If not cleared by software, the COP counter overflows and
generates an asynchronous reset after 2
cycles, depending on the state of the COP long timeout bit, COPL, in the
CONFIG-1. When COPL = 0, a 4.9152-MHz crystal gives a COP timeout
period of 53.3 ms. Writing any value to location $FFFF before an
overflow occurs prevents a COP reset by clearing the COP counter and
stages 4–12 of the SIM counter.
Service the COP immediately after reset and before entering or after
exiting stop mode to guarantee the maximum time before the first COP
counter overflow.
A COP reset pulls the RST pin low for 32 CGMXCLK cycles and sets the
COP bit in the reset status register (RSR).
In monitor mode, the COP is disabled if the RST pin or the IRQ pin is held
at V
Place COP clearing instructions in the main program and not in an
interrupt subroutine. Such an interrupt subroutine could keep the COP
from generating a reset even while the main program is not working
properly.
Hi
. During the break state, V
Computer Operating Properly (COP)
Hi
on the RST pin disables the COP.
13
– 2
MC68HC908AZ60A — Rev 2.0
4
or 2
18
– 2
4
CGMXCLK
MOTOROLA

Related parts for XC908AS60ACFU