XC908AS60ACFU Motorola Semiconductor Products, XC908AS60ACFU Datasheet - Page 329

no-image

XC908AS60ACFU

Manufacturer Part Number
XC908AS60ACFU
Description
MC68HC908AZ60A, MC68HC908AS60A Hcmos Microcontroller Unit Technical Data
Manufacturer
Motorola Semiconductor Products
Datasheet
20.6 Low-Power Modes
20.6.1 Wait Mode
20.6.2 Stop Mode
20.7 TIMB During Break Interrupts
MC68HC908AZ60A — Rev 2.0
MOTOROLA
The WAIT and STOP instructions put the MCU in low power-
consumption standby modes.
The TIMB remains active after the execution of a WAIT instruction. In
wait mode, the TIMB registers are not accessible by the CPU. Any
enabled CPU interrupt request from the TIMB can bring the MCU out of
wait mode.
If TIMB functions are not required during wait mode, reduce power
consumption by stopping the TIMB before executing the WAIT
instruction.
The TIMB is inactive after the execution of a STOP instruction. The
STOP instruction does not affect register conditions or the state of the
TIMB counter. TIMB operation resumes when the MCU exits stop mode.
A break interrupt stops the TIMB counter and inhibits input captures.
The system integration module (SIM) controls whether status bits in
other modules can be cleared during the break state. The BCFE bit in
the SIM break flag control register (SBFCR) enables software to clear
status bits during the break state (see
on page 168).
To allow software to clear status bits during a break interrupt, write a
logic 1 to the BCFE bit. If a status bit is cleared during the break state, it
remains cleared when the MCU exits the break state.
To protect status bits during the break state, write a logic 0 to the BCFE
bit. With BCFE at logic 0 (its default state), software can read and write
Timer Interface Module B (TIMB)
SIM Break Flag Control Register
Timer Interface Module B (TIMB)
Low-Power Modes
Technical Data
329

Related parts for XC908AS60ACFU