XC908AS60ACFU Motorola Semiconductor Products, XC908AS60ACFU Datasheet - Page 500

no-image

XC908AS60ACFU

Manufacturer Part Number
XC908AS60ACFU
Description
MC68HC908AZ60A, MC68HC908AS60A Hcmos Microcontroller Unit Technical Data
Manufacturer
Motorola Semiconductor Products
Datasheet
Byte Data Link Controller (BDLC)
27.5.4 J1850 VPW Valid/Invalid Bits and Symbols
Technical Data
500
The timing tolerances for receiving data bits and symbols from the
J1850 bus have been defined to allow for variations in oscillator
frequencies. In many cases the maximum time allowed to define a data
bit or symbol is equal to the minimum time allowed to define another data
bit or symbol.
Since the minimum resolution of the BDLC for determining what symbol
is being received is equal to a single period of the MUX interface clock
(t
concurrences equal to one cycle of t
This one clock resolution allows the BDLC to differentiate properly
between the different bits and symbols. This is done without reducing the
valid window for receiving bits and symbols from transmitters onto the
J1850 bus which have varying oscillator frequencies.
In Huntsinger’s’ variable pulse width (VPW) modulation bit encoding, the
tolerances for both the passive and active data bits received and the
symbols received are defined with no gaps between definitions. For
example, the maximum length of a passive logic 0 is equal to the
minimum length of a passive logic 1, and the maximum length of an
active logic 0 is equal to the minimum length of a valid SOF symbol.
Invalid Passive Bit
BDLC
See
beginning the next data bit or symbol occurs between the active-to-
passive transition beginning the current data bit (or symbol) and a, the
current bit would be invalid.
), an apparent separation in these maximum time/minimum time
Figure
Byte Data Link Controller (BDLC)
27-7(1). If the passive-to-active received transition
BDLC
occurs.
MC68HC908AZ60A — Rev 2.0
MOTOROLA

Related parts for XC908AS60ACFU