LFEBS12UB Freescale Semiconductor, LFEBS12UB Datasheet - Page 820

KIT STUDENT LEARNING S12 DG128

LFEBS12UB

Manufacturer Part Number
LFEBS12UB
Description
KIT STUDENT LEARNING S12 DG128
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of LFEBS12UB

Architecture
8/16-bit
Code Gen Tools Included
Code Warrior
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12D
Kit Contents
HCS12 DG128 Learning Kit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 23 Voltage Regulator (S12VREGL3V3V1)
23.2
Due to the nature of VREG_3V3 being a voltage regulator providing the chip internal power supply
voltages, most signals are power supply signals connected to pads.
23.2.1
Signal VDDR is the power input of VREG_3V3. All currents sourced into the regulator loads flow through
this pin. A chip external decoupling capacitor (100 nF...220 nF, X7R ceramic) between VDDR and VSSR
(if VSSR is not available VSS) can smooth ripple on VDDR.
For entering Shutdown Mode, pin VDDR should also be tied to ground on devices without VREGEN pin.
23.2.2
Signals VDDA/VSSA
regulator. Internal precision reference circuits are supplied from these signals. A chip external decoupling
capacitor (100 nF...220 nF, X7R ceramic) between VDDA and VSSA can further improve the quality of
this supply.
23.2.3
Signals VDD/VSS are the primary outputs of VREG_3V3 that provide the power supply for the core logic.
These signals are connected to device pins to allow external decoupling capacitors (220 nF, X7R ceramic).
In Shutdown Mode an external supply driving VDD/VSS can replace the voltage regulator.
820
Table 23-2
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
External Signal Description
shows all signals of VREG_3V3 associated with pins.
VDDR — Regulator Power Input Pins
VDDA, VSSA — Regulator Reference Supply Pins
VDD, VSS — Regulator Output1 (Core Logic) Pins
Check device level specification for connectivity of the signals.
VREGEN (optional)
VREG_API
(optional)
VDDPLL
VSSPLL
VDDR
Name
VDDA
VDDX
VDDF
VSSA
,
VDD
VSS
which are supposed to be relatively quiet, are used to supply the analog parts of the
MC9S12XE-Family Reference Manual , Rev. 1.23
Power input (positive supply)
Quiet input (positive supply)
Quiet input (ground)
Power input (positive supply)
Primary output (positive supply)
Primary output (ground)
Secondary output (positive supply)
Tertiary output (positive supply)
Tertiary output (ground)
Optional Regulator Enable
VREG Autonomous Periodical
Interrupt output
Table 23-2. Signal Properties
Function
NOTE
Reset State
Pull Up
Freescale Semiconductor

Related parts for LFEBS12UB