S1D13705 Epson Electronics America, Inc., S1D13705 Datasheet - Page 423

no-image

S1D13705

Manufacturer Part Number
S1D13705
Description
S1d13705 Embedded Memory Lcd Controller
Manufacturer
Epson Electronics America, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S1D1370500A1
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Part Number:
S1D13705F00A100
Manufacturer:
EPSON
Quantity:
1 831
Part Number:
S1D13705F00A200
Manufacturer:
EPSON/爱普生
Quantity:
20 000
Epson Research and Development
Vancouver Design Center
4 MCF5307 To S1D13705 Interface
4.1 Hardware Description
Interfacing to the Motorola MCF5307 "ColdFire" Microprocessor
Issue Date: 01/02/13
Figure 4-1: Typical Implementation of MCF5307 to S1D13705 Interface
Note:
When connecting the S1D13705 RESET# pin, the system designer should be aware of all
conditions that may reset the S1D13705 (e.g. CPU reset can be asserted during wake-up
from power-down modes, or during debug states).
The S1D13705 is interfaced to the MCF5307 with a minimal amount of glue logic. One
inverter is required to change the polarity of the WAIT# signal, which is an active low
signal to insert wait states in the bus cycle, while the MCF5307’s Transfer Acknowledge
signal (TA) is an active low signal to end the current bus cycle. The inverter is enabled by
CS# so that TA is not driven by the S1D13705 during non-S1D13705 bus cycles. A single
resistor is used to speed up the rise time of the WAIT# (TA) signal when terminating the
bus cycle.
The following diagram shows a typical implementation of the MCF5307 to S1D13705
interface.
MCF5307
D[31:16]
A[16:0]
BCLK0
BWE1
BWE0
CS4
OE
TA
Vcc
470
System RESET
RD/WR#
DB[15:0]
WE1#
AB[16:0]
WE0#
CS#
BS#
WAIT#
RESET#
RD#
BUSCLK
S1D13705
X27A-G-011-02
S1D13705
Page 13

Related parts for S1D13705